CN100461350C - 具有有机抗反射涂层(arc)的半导体器件及其制造方法 - Google Patents
具有有机抗反射涂层(arc)的半导体器件及其制造方法 Download PDFInfo
- Publication number
- CN100461350C CN100461350C CNB2004800173895A CN200480017389A CN100461350C CN 100461350 C CN100461350 C CN 100461350C CN B2004800173895 A CNB2004800173895 A CN B2004800173895A CN 200480017389 A CN200480017389 A CN 200480017389A CN 100461350 C CN100461350 C CN 100461350C
- Authority
- CN
- China
- Prior art keywords
- layer
- semiconductor device
- organic
- tetraethylorthosilicate
- resist
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02164—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
- H01L21/02274—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition in the presence of a plasma [PECVD]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
- H01L21/0274—Photolithographic processes
- H01L21/0276—Photolithographic processes using an anti-reflective coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0332—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their composition, e.g. multilayer masks, materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0334—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/0338—Process specially adapted to improve the resolution of the mask
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28035—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28123—Lithography-related aspects, e.g. sub-lithography lengths; Isolation-related aspects, e.g. to solve problems arising at the crossing with the side of the device isolation; Planarisation aspects
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3205—Deposition of non-insulating-, e.g. conductive- or resistive-, layers on insulating layers; After-treatment of these layers
- H01L21/321—After treatment
- H01L21/3213—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer
- H01L21/32139—Physical or chemical etching of the layers, e.g. to produce a patterned layer from a pre-deposited extensive layer using masks
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B82—NANOTECHNOLOGY
- B82Y—SPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
- B82Y40/00—Manufacture or treatment of nanostructures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/01—Manufacture or treatment
- H10D30/021—Manufacture or treatment of FETs having insulated gates [IGFET]
- H10D30/0223—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate
- H10D30/0227—Manufacture or treatment of FETs having insulated gates [IGFET] having source and drain regions or source and drain extensions self-aligned to sides of the gate having both lightly-doped source and drain extensions and source and drain regions self-aligned to the sides of the gate, e.g. lightly-doped drain [LDD] MOSFET or double-diffused drain [DDD] MOSFET
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/601—Insulated-gate field-effect transistors [IGFET] having lightly-doped drain or source extensions, e.g. LDD IGFETs or DDD IGFETs
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/902—Capping layer
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/942—Masking
- Y10S438/948—Radiation resist
- Y10S438/952—Utilizing antireflective layer
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Plasma & Fusion (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Drying Of Semiconductors (AREA)
- Exposure Of Semiconductors, Excluding Electron Or Ion Beam Exposure (AREA)
- Electrodes Of Semiconductors (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/628,668 US6972255B2 (en) | 2003-07-28 | 2003-07-28 | Semiconductor device having an organic anti-reflective coating (ARC) and method therefor |
| US10/628,668 | 2003-07-28 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN1809916A CN1809916A (zh) | 2006-07-26 |
| CN100461350C true CN100461350C (zh) | 2009-02-11 |
Family
ID=34103421
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CNB2004800173895A Expired - Lifetime CN100461350C (zh) | 2003-07-28 | 2004-07-13 | 具有有机抗反射涂层(arc)的半导体器件及其制造方法 |
Country Status (7)
| Country | Link |
|---|---|
| US (3) | US6972255B2 (enExample) |
| EP (1) | EP1652225A4 (enExample) |
| JP (1) | JP4677407B2 (enExample) |
| KR (1) | KR101164690B1 (enExample) |
| CN (1) | CN100461350C (enExample) |
| TW (1) | TWI348777B (enExample) |
| WO (1) | WO2005013320A2 (enExample) |
Families Citing this family (22)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US6573030B1 (en) * | 2000-02-17 | 2003-06-03 | Applied Materials, Inc. | Method for depositing an amorphous carbon layer |
| US6972255B2 (en) * | 2003-07-28 | 2005-12-06 | Freescale Semiconductor, Inc. | Semiconductor device having an organic anti-reflective coating (ARC) and method therefor |
| DE10339988B4 (de) * | 2003-08-29 | 2008-06-12 | Advanced Micro Devices, Inc., Sunnyvale | Verfahren zur Herstellung einer antireflektierenden Schicht |
| US7176130B2 (en) * | 2004-11-12 | 2007-02-13 | Freescale Semiconductor, Inc. | Plasma treatment for surface of semiconductor device |
| US20060105567A1 (en) * | 2004-11-12 | 2006-05-18 | Intel Corporation | Method for forming a dual-damascene structure |
| US20070000360A1 (en) * | 2005-07-01 | 2007-01-04 | Colarelli Nicholas J Iii | Tool for an automobile brake lathe |
| US7829159B2 (en) * | 2005-12-16 | 2010-11-09 | Asm Japan K.K. | Method of forming organosilicon oxide film and multilayer resist structure |
| US7371695B2 (en) * | 2006-01-04 | 2008-05-13 | Promos Technologies Pte. Ltd. | Use of TEOS oxides in integrated circuit fabrication processes |
| JP2007311508A (ja) * | 2006-05-17 | 2007-11-29 | Nikon Corp | 微細パターン形成方法及びデバイス製造方法 |
| JP2008091825A (ja) * | 2006-10-05 | 2008-04-17 | Nec Electronics Corp | 半導体装置の製造方法 |
| US7737018B2 (en) * | 2007-02-06 | 2010-06-15 | Freescale Semiconductor, Inc. | Process of forming an electronic device including forming a gate electrode layer and forming a patterned masking layer |
| US7727829B2 (en) * | 2007-02-06 | 2010-06-01 | Freescale Semiconductor, Inc. | Method of forming a semiconductor device having a removable sidewall spacer |
| US20090104541A1 (en) * | 2007-10-23 | 2009-04-23 | Eui Kyoon Kim | Plasma surface treatment to prevent pattern collapse in immersion lithography |
| KR100983724B1 (ko) * | 2007-12-20 | 2010-09-24 | 주식회사 하이닉스반도체 | 반도체 소자의 형성 방법 |
| US20090197086A1 (en) * | 2008-02-04 | 2009-08-06 | Sudha Rathi | Elimination of photoresist material collapse and poisoning in 45-nm feature size using dry or immersion lithography |
| CN102087993B (zh) * | 2009-12-04 | 2013-01-23 | 中芯国际集成电路制造(上海)有限公司 | 沟槽形成方法 |
| CN102867742B (zh) * | 2012-09-17 | 2015-06-24 | 上海华力微电子有限公司 | 一种消除形貌变形的等离子刻蚀方法 |
| US9640430B2 (en) | 2015-09-17 | 2017-05-02 | Nxp Usa, Inc. | Semiconductor device with graphene encapsulated metal and method therefor |
| CN114256068B (zh) * | 2016-06-14 | 2025-08-01 | 克罗米斯有限公司 | 用于功率应用和射频应用的工程化衬底结构 |
| US10510582B2 (en) | 2016-06-14 | 2019-12-17 | QROMIS, Inc. | Engineered substrate structure |
| US10297445B2 (en) | 2016-06-14 | 2019-05-21 | QROMIS, Inc. | Engineered substrate structure for power and RF applications |
| CN110660839B (zh) * | 2019-11-13 | 2022-04-29 | 京东方科技集团股份有限公司 | 一种显示面板及其制备方法 |
Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5545588A (en) * | 1995-05-05 | 1996-08-13 | Taiwan Semiconductor Manufacturing Company | Method of using disposable hard mask for gate critical dimension control |
| WO1999050894A1 (en) * | 1998-03-27 | 1999-10-07 | Advanced Micro Devices, Inc. | Thin oxide film for augmenting anti-reflectivity and eliminating resist footing |
| US6093973A (en) * | 1998-09-30 | 2000-07-25 | Advanced Micro Devices, Inc. | Hard mask for metal patterning |
| US6133613A (en) * | 1998-02-03 | 2000-10-17 | Vanguard International Semiconductor Corporation | Anti-reflection oxynitride film for tungsten-silicide substrates |
| US6187687B1 (en) * | 1998-11-05 | 2001-02-13 | Advanced Micro Devices, Inc. | Minimization of line width variation in photolithography |
| US6214637B1 (en) * | 1999-04-30 | 2001-04-10 | Samsung Electronics Co., Ltd. | Method of forming a photoresist pattern on a semiconductor substrate using an anti-reflective coating deposited using only a hydrocarbon based gas |
| US20020001778A1 (en) * | 2000-06-08 | 2002-01-03 | Applied Materials, Inc. | Photolithography scheme using a silicon containing resist |
Family Cites Families (41)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5153691A (en) * | 1989-06-21 | 1992-10-06 | Xicor, Inc. | Apparatus for a dual thickness floating gate memory cell |
| US5976992A (en) | 1993-09-27 | 1999-11-02 | Kabushiki Kaisha Toshiba | Method of supplying excited oxygen |
| US5635425A (en) * | 1995-05-25 | 1997-06-03 | Industrial Technology Research Institute | In-situ N2 plasma treatment for PE TEOS oxide deposition |
| US5536681A (en) * | 1995-06-23 | 1996-07-16 | Taiwan Semiconductor Manufacturing Company | PE-OX/ozone-TEOS gap filling capability by selective N2 treatment on PE-OX |
| US5759746A (en) * | 1996-05-24 | 1998-06-02 | Kabushiki Kaisha Toshiba | Fabrication process using a thin resist |
| US5880018A (en) | 1996-10-07 | 1999-03-09 | Motorola Inc. | Method for manufacturing a low dielectric constant inter-level integrated circuit structure |
| EP0903777A4 (en) * | 1997-01-21 | 2005-09-14 | Matsushita Electric Industrial Co Ltd | PATTERN MOLDING |
| US5807660A (en) | 1997-02-03 | 1998-09-15 | Taiwan Semiconductor Manufacturing Company Ltd. | Avoid photoresist lifting by post-oxide-dep plasma treatment |
| US6417167B1 (en) * | 1997-02-05 | 2002-07-09 | Kirin Beer Kabushiki Kaisha | Lyophilized compositions containing shingoglycolipid and process for preparing them |
| US6428894B1 (en) * | 1997-06-04 | 2002-08-06 | International Business Machines Corporation | Tunable and removable plasma deposited antireflective coatings |
| US6211078B1 (en) * | 1997-08-18 | 2001-04-03 | Micron Technology, Inc. | Method of improving resist adhesion for use in patterning conductive layers |
| US6143666A (en) | 1998-03-30 | 2000-11-07 | Vanguard International Seminconductor Company | Plasma surface treatment method for forming patterned TEOS based silicon oxide layer with reliable via and interconnection formed therethrough |
| US6316167B1 (en) * | 2000-01-10 | 2001-11-13 | International Business Machines Corporation | Tunabale vapor deposited materials as antireflective coatings, hardmasks and as combined antireflective coating/hardmasks and methods of fabrication thereof and application thereof |
| EP1133788A1 (en) | 1998-11-25 | 2001-09-19 | Advanced Micro Devices, Inc. | Silane-based oxide anti-reflective coating for patterning of metal features in semiconductor manufacturing |
| US6159863A (en) | 1999-01-22 | 2000-12-12 | Advanced Micro Devices, Inc. | Insitu hardmask and metal etch in a single etcher |
| TWI263086B (en) | 1999-02-25 | 2006-10-01 | Hitachi Ltd | Liquid crystal display device |
| US6503818B1 (en) * | 1999-04-02 | 2003-01-07 | Taiwan Semiconductor Manufacturing Company | Delamination resistant multi-layer composite dielectric layer employing low dielectric constant dielectric material |
| US6423384B1 (en) * | 1999-06-25 | 2002-07-23 | Applied Materials, Inc. | HDP-CVD deposition of low dielectric constant amorphous carbon film |
| US6306771B1 (en) | 1999-08-27 | 2001-10-23 | Integrated Device Technology, Inc. | Process for preventing the formation of ring defects |
| US6197687B1 (en) * | 1999-09-13 | 2001-03-06 | Advanced Micro Devices, Inc. | Method of patterning field dielectric regions in a semiconductor device |
| JP2001085407A (ja) * | 1999-09-13 | 2001-03-30 | Hitachi Ltd | 半導体集積回路装置の製造方法および製造装置 |
| JP5121090B2 (ja) * | 2000-02-17 | 2013-01-16 | アプライド マテリアルズ インコーポレイテッド | アモルファスカーボン層の堆積方法 |
| US6573030B1 (en) * | 2000-02-17 | 2003-06-03 | Applied Materials, Inc. | Method for depositing an amorphous carbon layer |
| JP2001308076A (ja) * | 2000-04-27 | 2001-11-02 | Nec Corp | 半導体装置の製造方法 |
| US6420097B1 (en) * | 2000-05-02 | 2002-07-16 | Advanced Micro Devices, Inc. | Hardmask trim process |
| US6417084B1 (en) * | 2000-07-20 | 2002-07-09 | Advanced Micro Devices, Inc. | T-gate formation using a modified conventional poly process |
| KR100504546B1 (ko) | 2000-07-24 | 2005-08-01 | 주식회사 하이닉스반도체 | 반도체 소자의 제조방법 |
| US6479315B1 (en) * | 2000-11-27 | 2002-11-12 | Microscan Systems, Inc. | Process for manufacturing micromechanical and microoptomechanical structures with single crystal silicon exposure step |
| US6656830B1 (en) | 2001-02-07 | 2003-12-02 | Advanced Micro Devices, Inc. | Dual damascene with silicon carbide middle etch stop layer/ARC |
| US6423364B1 (en) * | 2001-02-28 | 2002-07-23 | Protein Technologies International, Inc. | Functional food ingredient |
| US6716571B2 (en) | 2001-03-28 | 2004-04-06 | Advanced Micro Devices, Inc. | Selective photoresist hardening to facilitate lateral trimming |
| JP4014891B2 (ja) * | 2001-03-29 | 2007-11-28 | 株式会社東芝 | 半導体装置の製造方法 |
| TW567575B (en) | 2001-03-29 | 2003-12-21 | Toshiba Corp | Fabrication method of semiconductor device and semiconductor device |
| JP2003077900A (ja) * | 2001-09-06 | 2003-03-14 | Hitachi Ltd | 半導体装置の製造方法 |
| JP3877997B2 (ja) * | 2001-11-05 | 2007-02-07 | プロモス テクノロジーズ インコーポレイテッド | ダイナミックランダムアクセスメモリセルを形成する方法 |
| US6548423B1 (en) * | 2002-01-16 | 2003-04-15 | Advanced Micro Devices, Inc. | Multilayer anti-reflective coating process for integrated circuit fabrication |
| US6541397B1 (en) * | 2002-03-29 | 2003-04-01 | Applied Materials, Inc. | Removable amorphous carbon CMP stop |
| US6764949B2 (en) | 2002-07-31 | 2004-07-20 | Advanced Micro Devices, Inc. | Method for reducing pattern deformation and photoresist poisoning in semiconductor device fabrication |
| US6900002B1 (en) * | 2002-11-19 | 2005-05-31 | Advanced Micro Devices, Inc. | Antireflective bi-layer hardmask including a densified amorphous carbon layer |
| US6894342B1 (en) | 2003-06-12 | 2005-05-17 | Spansion Llc | Structure and method for preventing UV radiation damage in a memory cell and improving contact CD control |
| US6972255B2 (en) | 2003-07-28 | 2005-12-06 | Freescale Semiconductor, Inc. | Semiconductor device having an organic anti-reflective coating (ARC) and method therefor |
-
2003
- 2003-07-28 US US10/628,668 patent/US6972255B2/en not_active Expired - Lifetime
-
2004
- 2004-07-13 KR KR1020067001728A patent/KR101164690B1/ko not_active Expired - Lifetime
- 2004-07-13 CN CNB2004800173895A patent/CN100461350C/zh not_active Expired - Lifetime
- 2004-07-13 EP EP04778107A patent/EP1652225A4/en not_active Withdrawn
- 2004-07-13 WO PCT/US2004/022434 patent/WO2005013320A2/en not_active Ceased
- 2004-07-13 JP JP2006521869A patent/JP4677407B2/ja not_active Expired - Lifetime
- 2004-07-19 TW TW093121522A patent/TWI348777B/zh not_active IP Right Cessation
-
2005
- 2005-04-06 US US11/100,163 patent/US7199429B2/en not_active Expired - Lifetime
-
2007
- 2007-02-16 US US11/676,100 patent/US8039389B2/en not_active Expired - Lifetime
Patent Citations (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5545588A (en) * | 1995-05-05 | 1996-08-13 | Taiwan Semiconductor Manufacturing Company | Method of using disposable hard mask for gate critical dimension control |
| US6133613A (en) * | 1998-02-03 | 2000-10-17 | Vanguard International Semiconductor Corporation | Anti-reflection oxynitride film for tungsten-silicide substrates |
| WO1999050894A1 (en) * | 1998-03-27 | 1999-10-07 | Advanced Micro Devices, Inc. | Thin oxide film for augmenting anti-reflectivity and eliminating resist footing |
| US6093973A (en) * | 1998-09-30 | 2000-07-25 | Advanced Micro Devices, Inc. | Hard mask for metal patterning |
| US6187687B1 (en) * | 1998-11-05 | 2001-02-13 | Advanced Micro Devices, Inc. | Minimization of line width variation in photolithography |
| US6214637B1 (en) * | 1999-04-30 | 2001-04-10 | Samsung Electronics Co., Ltd. | Method of forming a photoresist pattern on a semiconductor substrate using an anti-reflective coating deposited using only a hydrocarbon based gas |
| US20020001778A1 (en) * | 2000-06-08 | 2002-01-03 | Applied Materials, Inc. | Photolithography scheme using a silicon containing resist |
Also Published As
| Publication number | Publication date |
|---|---|
| TWI348777B (en) | 2011-09-11 |
| US7199429B2 (en) | 2007-04-03 |
| KR101164690B1 (ko) | 2012-07-11 |
| US20050026338A1 (en) | 2005-02-03 |
| US8039389B2 (en) | 2011-10-18 |
| US6972255B2 (en) | 2005-12-06 |
| KR20060056346A (ko) | 2006-05-24 |
| TW200520274A (en) | 2005-06-16 |
| US20050181596A1 (en) | 2005-08-18 |
| US20070141770A1 (en) | 2007-06-21 |
| EP1652225A4 (en) | 2009-05-13 |
| WO2005013320A2 (en) | 2005-02-10 |
| JP4677407B2 (ja) | 2011-04-27 |
| JP2007500443A (ja) | 2007-01-11 |
| CN1809916A (zh) | 2006-07-26 |
| EP1652225A2 (en) | 2006-05-03 |
| WO2005013320A3 (en) | 2005-04-07 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN100461350C (zh) | 具有有机抗反射涂层(arc)的半导体器件及其制造方法 | |
| TWI821329B (zh) | 改善euv阻劑及硬遮罩選擇性的圖案化方案 | |
| CN1053765C (zh) | 导电体连线的制造方法 | |
| US6846750B1 (en) | High precision pattern forming method of manufacturing a semiconductor device | |
| KR100870616B1 (ko) | 트랜치 절연 영역 형성 방법 | |
| US6228760B1 (en) | Use of PE-SiON or PE-OXIDE for contact or via photo and for defect reduction with oxide and W chemical-mechanical polish | |
| US20080197109A1 (en) | Etch pattern definition using a CVD organic layer as an anti-reflection coating and hardmask | |
| US7390750B1 (en) | Method of patterning elements within a semiconductor topography | |
| US7901869B2 (en) | Double patterning with a double layer cap on carbonaceous hardmask | |
| CN110875176A (zh) | 半导体装置的形成方法 | |
| US11990339B2 (en) | Semiconductor device and method of manufacture | |
| US20080194107A1 (en) | Method of manufacturing semiconductor device | |
| JP3700231B2 (ja) | 接続孔の形成方法 | |
| JP3259529B2 (ja) | 選択エッチング方法 | |
| US7176130B2 (en) | Plasma treatment for surface of semiconductor device | |
| US20200058501A1 (en) | Tone reversal during euv pattern transfer using surface active layer assisted selective deposition | |
| CN101211782B (zh) | 刻蚀导电复合层的方法 | |
| JPH11145144A (ja) | 導電層形成法 | |
| JP2025517142A (ja) | 金属エッチングのためのエッチング前処理 | |
| TW396455B (en) | Semiconductor process for improving non-uniform etching thickness by providing etch stop layer | |
| CN114496752A (zh) | 一种纳米栅结构及其制备方法和应用 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| C14 | Grant of patent or utility model | ||
| GR01 | Patent grant | ||
| CX01 | Expiry of patent term |
Granted publication date: 20090211 |
|
| CX01 | Expiry of patent term |