WO2020215890A1 - 显示驱动电路及其驱动方法、显示装置 - Google Patents
显示驱动电路及其驱动方法、显示装置 Download PDFInfo
- Publication number
- WO2020215890A1 WO2020215890A1 PCT/CN2020/077055 CN2020077055W WO2020215890A1 WO 2020215890 A1 WO2020215890 A1 WO 2020215890A1 CN 2020077055 W CN2020077055 W CN 2020077055W WO 2020215890 A1 WO2020215890 A1 WO 2020215890A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- transistor
- coupled
- terminal
- node
- control
- Prior art date
Links
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/02—Improving the quality of display appearance
- G09G2320/0257—Reduction of after-image effects
Definitions
- the present disclosure relates to the field of display technology, and in particular, to a display driving circuit, a driving method thereof, and a display device.
- OLED Organic light emitting diode
- a display driving circuit including: a plurality of pixel driving circuits, a first gate driving circuit, a first light-emitting driving circuit, and a second light-emitting driving circuit; wherein the plurality of pixel driving circuits are arranged in N rows , N is a positive integer; the pixel driving circuit includes a driving transistor, a first light-emitting control terminal, a second light-emitting control terminal, a first scanning terminal and a third scanning terminal.
- the first gate driving circuit includes N shift registers connected in cascade; wherein the signal output terminal of the nth stage shift register is coupled to the first scanning terminal of the nth row of pixel driving circuit, and the signal output terminal is It is configured to output the first scan signal, 1 ⁇ n ⁇ N, where n is a positive integer; in other shift registers except the Nth shift register, the signal output terminal of the nth shift register is connected to the n+1th shift register The third scanning terminal of the row pixel driving circuit is coupled.
- the first light-emitting drive circuit includes N shift registers connected in cascade; wherein, the signal output terminal of the n-th stage shift register is coupled to the first light-emitting control terminal of the n-th row pixel drive circuit, and the signal output terminal is It is configured to output the first light emitting control signal.
- the second light-emitting drive circuit includes N shift registers connected in cascade; wherein the signal output terminal of the n-th stage shift register is coupled to the second light-emitting control terminal of the n-th row of pixel drive circuit, and the signal output terminal is It is configured to output the second light emitting control signal.
- the driving transistor is at least under the control of signals from the first scanning terminal, the third scanning terminal, the first light-emitting control terminal, and the second light-emitting control terminal, and is in a biased state during the reset phase.
- the driving transistor is under the control of signals from the first scanning terminal, the third scanning terminal, the first light-emitting control terminal, and the second light-emitting control terminal during the reset phase. Bias state.
- the pixel driving circuit further includes: a first light emission control transistor, a second light emission control transistor, a first transistor, a second transistor, a third transistor, a fourth transistor, and a storage capacitor.
- the control electrode of the first light emission control transistor is coupled to the first light emission control terminal, the first electrode of the first light emission control transistor is coupled to the first power supply voltage terminal, and the second electrode of the first light emission control transistor It is coupled to the first pole of the driving transistor.
- the control electrode of the second light emission control transistor is coupled to the second light emission control terminal, the first electrode of the second light emission control transistor is coupled to the second electrode of the drive transistor, and the second light emission control transistor is second The pole is coupled with the first pole of the organic light emitting diode.
- the control electrode of the first transistor is coupled to the first scan terminal, the first electrode of the first transistor is coupled to the data signal terminal, and the second electrode of the first transistor is connected to the first electrode of the driving transistor. Coupling.
- the control electrode of the second transistor is coupled to the first scan terminal; the first electrode of the second transistor is coupled to the control electrode of the driving transistor, and the second electrode of the second transistor is coupled to the The second electrode of the driving transistor is coupled.
- the control electrode of the third transistor is coupled to the third scan terminal, the first electrode of the third transistor is coupled to the initial voltage terminal, and the second electrode of the third transistor is connected to the organic light emitting diode.
- the first pole is coupled.
- the control electrode of the fourth transistor is coupled to the third scan terminal, the first electrode of the fourth transistor is coupled to the initial voltage terminal, and the second electrode of the fourth transistor is coupled to the driving transistor The control pole is coupled.
- the first electrode of the storage capacitor is coupled to the first power supply voltage terminal, and the second electrode of the storage capacitor is coupled to the control electrode of the driving transistor.
- the second pole of the organic light emitting diode is coupled to the second power voltage terminal.
- the pixel driving circuit further includes the second scanning terminal; the driving transistor is connected to the first scanning terminal, the second scanning terminal, the third scanning terminal, and the first scanning terminal.
- a light-emitting control terminal and a signal from the second light-emitting control terminal are in a biased state during the reset stage.
- the display driving circuit further includes: a second gate driving circuit, the second gate driving circuit includes cascaded N shift registers; wherein the signal output terminal of the nth shift register is connected to the nth row of pixels The second scanning terminal of the driving circuit is coupled, and the signal output terminal is configured to output the second scanning signal.
- the pixel driving circuit further includes: a first emission control transistor, a second emission control transistor, a first transistor, a second transistor, a third transistor, and a storage capacitor.
- the control electrode of the first light emission control transistor is coupled to the first light emission control terminal, the first electrode of the first light emission control transistor is coupled to the first power supply voltage terminal, and the second electrode of the first light emission control transistor It is coupled to the first pole of the driving transistor.
- the control electrode of the second light emission control transistor is coupled to the second light emission control terminal, the first electrode of the second light emission control transistor is coupled to the second electrode of the drive transistor, and the second light emission control transistor is second The pole is coupled with the first pole of the organic light emitting diode.
- the control electrode of the first transistor is coupled to the first scan terminal, the first electrode of the first transistor is coupled to the data signal terminal, and the second electrode of the first transistor is connected to the first electrode of the driving transistor. Coupling.
- the control electrode of the second transistor is coupled to the second scan terminal; the first electrode of the second transistor is coupled to the control electrode of the driving transistor, and the second electrode of the second transistor is coupled to the The second electrode of the driving transistor is coupled.
- the control electrode of the third transistor is coupled to the third scan terminal, the first electrode of the third transistor is coupled to the initial voltage terminal, and the second electrode of the third transistor is connected to the organic light emitting diode.
- the first pole is coupled.
- the first electrode of the storage capacitor is coupled to the first power supply voltage terminal, and the second electrode of the storage capacitor is coupled to the control electrode of the driving transistor.
- the second pole of the organic light emitting diode is coupled to the second power voltage terminal.
- the first gate drive circuit includes a cascaded first shift register; the first shift register includes: a first input sub-circuit, a first output sub-circuit, a first control sub-circuit, a first The second control sub-circuit, the first reset sub-circuit and the first reset control sub-circuit.
- the first input sub-circuit is coupled to a first signal input terminal, a first node, and a first clock signal terminal; the first input sub-circuit is configured to, under the control of the voltage of the first clock signal terminal, Outputting the voltage of the first signal input terminal to the first node.
- the first output sub-circuit is coupled to the first node, the first signal output terminal, the second clock signal terminal, and the first voltage terminal; the first output sub-circuit is configured to be at the first node Under the control of the voltage of the first voltage terminal, the voltage of the second clock signal terminal is output to the first signal output terminal.
- the first control sub-circuit is coupled to the first node, the second node and the first clock signal terminal; the first control sub-circuit is configured to control the voltage of the first node The voltage of the first clock signal terminal is output to the second node.
- the second control sub-circuit is coupled to the second node, the first node, the second clock signal terminal, and the second voltage signal terminal; the second control sub-circuit is configured to be in the first Under the control of the voltage of the second node and the second clock signal terminal, the voltage of the second voltage terminal is output to the first node.
- the first reset control sub-circuit is coupled to a first voltage terminal, the second node, and the first clock signal terminal; the first reset control sub-circuit is configured to be a voltage at the first clock signal terminal Under the control of, output the voltage of the first voltage terminal to the second node.
- the first reset sub-circuit is coupled to the second node, the second voltage terminal and the first signal output terminal; the first reset sub-circuit is configured to be at the voltage of the second node Under control, the voltage of the second voltage terminal is output to the first signal output terminal.
- the first input sub-circuit includes a fifth transistor; the control electrode of the fifth transistor is coupled to the first clock signal terminal, and the first electrode of the fifth transistor is connected to the first clock signal terminal. A signal input terminal is coupled, and the second electrode of the fifth transistor is coupled to the first node.
- the first control sub-circuit includes a sixth transistor; the control electrode of the sixth transistor is coupled to the first node, the first electrode of the sixth transistor is coupled to the second node, and the The second pole of the eight transistor is coupled to the first clock signal terminal.
- the first reset control sub-circuit includes a seventh transistor; a control electrode of the seventh transistor is coupled to the first clock signal terminal, and a first electrode of the seventh transistor is coupled to the first voltage terminal , The second electrode of the seventh transistor is coupled to the second node.
- the first reset sub-circuit includes an eighth transistor and a second capacitor; a control electrode of the eighth transistor is coupled to the second node, and a first electrode of the eighth transistor is coupled to the second voltage terminal Connected, the second electrode of the eighth transistor is coupled to the first signal output terminal; the first electrode of the second capacitor is coupled to the second node, and the second electrode of the second capacitor is coupled to the The second voltage terminal is coupled.
- the second control sub-circuit includes a tenth transistor and an eleventh transistor; the control electrode of the tenth transistor is coupled to the second node, and the first electrode of the tenth transistor is connected to the second voltage terminal The second electrode of the tenth transistor is coupled to the first electrode of the eleventh transistor; the control electrode of the eleventh transistor is coupled to the second clock signal terminal, the tenth The second electrode of a transistor is coupled to the first node.
- the first output sub-circuit includes a ninth transistor, a twelfth transistor, and a first capacitor; the control electrode of the ninth transistor is coupled to the first electrode of the twelfth transistor, and the second electrode of the ninth transistor is One pole is coupled to the second clock signal terminal, the second pole of the ninth transistor is coupled to the first signal output terminal; the control pole of the twelfth transistor is coupled to the first voltage terminal The second electrode of the twelfth transistor is coupled to the first node; the first electrode of the first capacitor is coupled to the control electrode of the ninth transistor, and the second electrode of the first capacitor is The pole is coupled to the first signal output terminal.
- the driving transistor is under the control of the signals of the first scan terminal, the third scan terminal, the first light-emitting control terminal, and the second light-emitting control terminal, and is turned on during the reset phase. Bias state or off bias state.
- the driving transistor is controlled by signals of the first scanning terminal, the second scanning terminal, the third scanning terminal, the first light-emitting control terminal, and the second light-emitting control terminal In the reset phase, it is in the off-state bias state.
- the first light-emitting driving circuit includes a cascaded third shift register
- the second light-emitting driving circuit includes a cascaded fourth shift register.
- the third shift register is configured to output a first sub-control signal during the reset phase as the first light-emitting control signal
- the fourth shift register is configured to output a second sub-control signal during the reset phase as The second light emission control signal is used to control the driving transistor to be in an on-state bias state.
- the first light-emitting driving circuit includes a cascaded fourth shift register
- the second light-emitting driving circuit includes a cascaded third shift register.
- the third shift register is configured to output a first sub-control signal during the reset phase as the second light-emitting control signal
- the fourth shift register is configured to output a second sub-control signal during the reset phase as the The first light emission control signal is used to control the driving transistor to be in an off-state bias state.
- the third shift register includes: a third input sub-circuit, a third output sub-circuit, a sixth control sub-circuit, a seventh control sub-circuit, a second reset sub-circuit, and a second reset control sub-circuit A circuit, a first inversion sub-circuit, a second inversion sub-circuit, a first inversion control sub-circuit and a second energy storage sub-circuit.
- the third input sub-circuit is coupled to the third signal input terminal, the fifth node, and the fifth clock signal terminal; the third input sub-circuit is configured to control the voltage of the fifth clock signal terminal The voltage of the third signal input terminal is output to the fifth node.
- the third output sub-circuit is coupled to the fifth node, the seventh node, the sixth clock signal terminal, and the fifth voltage terminal; the third output sub-circuit is configured to be connected to the fifth node Under the control of the voltage of the fifth voltage terminal, the voltage of the sixth clock signal terminal is output to the seventh node.
- the sixth control sub-circuit is coupled to the fifth node, the sixth node, and the fifth clock signal terminal; the sixth control sub-circuit is configured to be controlled by the voltage of the fifth node, The voltage of the fifth clock signal terminal is output to the sixth node.
- the seventh control sub-circuit is coupled to the fifth node, the sixth node, the sixth clock signal terminal, and the sixth voltage terminal; the seventh control sub-circuit is configured to operate at the sixth node Under the control of the voltage of the node and the sixth clock signal terminal, the voltage of the sixth voltage terminal is output to the fifth node.
- the second reset sub-circuit is coupled to the sixth node, the seventh node, and the sixth voltage terminal; the second reset sub-circuit is configured to be under the control of the voltage of the sixth node , Outputting the voltage of the sixth voltage terminal to the seventh node.
- the second reset control sub-circuit is coupled to the fifth voltage terminal, the sixth node, and the fifth clock signal terminal; the second reset control sub-circuit is configured to operate on the fifth clock signal Under the control of the voltage of the terminal, the voltage of the fifth voltage terminal is output to the sixth node.
- the first inverting sub-circuit is coupled to the seventh node, the sixth voltage terminal, and the third signal output terminal; the first inverting sub-circuit is configured to be the same as the voltage at the seventh node Under control, the voltage of the sixth voltage terminal is output to the third signal output terminal.
- the second inverting sub-circuit is coupled to the eighth node, the fifth voltage terminal and the third signal output terminal; the second inverting sub-circuit is configured to be at the voltage of the eighth node Under control, the voltage of the fifth voltage terminal is output to the third signal output terminal.
- the first reverse control sub-circuit is coupled to the seventh node, the eighth node, the fifth clock signal terminal, the sixth voltage terminal, and the fifth voltage terminal; the first The reverse control sub-circuit is configured to output the voltage at the sixth voltage terminal to the eighth node under the control of the voltage at the seventh node; and is also configured to output the voltage at the fifth clock signal terminal to the Under control, output the voltage of the fifth voltage terminal to the eighth node.
- the second energy storage sub-circuit is coupled to the sixth clock signal terminal and the eighth node; the second energy storage sub-circuit is configured to apply the voltage of the sixth clock signal terminal to the eighth node. The voltage of the node is controlled.
- the third input sub-circuit includes a twenty-first transistor; the control electrode of the twenty-first transistor is coupled to the fifth clock signal terminal, and the second transistor of the twenty-first transistor One pole is coupled to the third signal input terminal, and the second pole of the twenty-first transistor is coupled to the fifth node.
- the sixth control sub-circuit includes a twenty-second transistor; the control electrode of the twenty-second transistor is coupled to the fifth node, and the first electrode of the twenty-second transistor is connected to the sixth node Coupled, the second electrode of the twenty-second transistor is coupled to the fifth clock signal terminal.
- the seventh control sub-circuit includes a twenty-sixth transistor and a twenty-seventh transistor; the control electrode of the twenty-sixth transistor is coupled to the sixth node, and the first electrode of the twenty-sixth transistor Is coupled to the sixth voltage terminal, the second pole of the twenty-sixth transistor is coupled to the first pole of the twenty-seventh transistor; the control pole of the twenty-seventh transistor is coupled to the first pole of the twenty-seventh transistor; The six clock signal terminals are coupled, and the second pole of the twenty-seventh transistor is coupled to the fifth node.
- the second reset sub-circuit includes a twenty-fourth transistor and a fifth capacitor; the control electrode of the twenty-fourth transistor is coupled to the sixth node, and the first electrode of the twenty-fourth transistor is connected to the sixth node.
- the sixth voltage terminal is coupled, the second pole of the twenty-fourth transistor is coupled to the seventh node; the first pole of the fifth capacitor is coupled to the sixth voltage terminal, and the The second pole of the five capacitor is coupled to the seventh node.
- the second reset control sub-circuit includes a twenty-third transistor; the control electrode of the twenty-third transistor is coupled to the fifth clock signal terminal, and the first electrode of the twenty-third transistor is connected to the The fifth voltage terminal is coupled, and the second electrode of the twenty-third transistor is coupled to the voltage of the sixth node.
- the third output sub-circuit includes a twenty-fifth transistor, a twenty-eighth transistor, and a fourth capacitor; the control electrode of the twenty-eighth transistor is coupled to the fifth voltage terminal, and the twenty-eighth transistor
- the first electrode of the transistor is coupled to the fifth node, the second electrode of the twenty-eighth transistor is coupled to the control electrode of the twenty-fifth transistor; the first electrode of the twenty-fifth transistor is Is coupled to the sixth clock signal terminal, the second pole of the twenty-fifth transistor is coupled to the seventh node; the first pole of the fourth capacitor is coupled to the seventh node, so The second electrode of the fourth capacitor is coupled to the control electrode of the twenty-fifth transistor;
- the first reverse sub-circuit includes a thirty-first transistor; the control electrode of the thirty-first transistor is coupled to the seventh node, and the first electrode of the thirty-first transistor is connected to the sixth node. The voltage terminal is coupled, and the second electrode of the thirty-first transistor is coupled to the third signal output terminal.
- the second reverse sub-circuit includes a thirty-second transistor; the control electrode of the thirty-second transistor is coupled to the eighth node, and the first electrode of the thirty-second transistor is connected to the fifth node. The voltage terminal is coupled, and the second electrode of the thirty-second transistor is coupled to the third signal output terminal.
- the first reverse control sub-circuit includes a twenty-ninth transistor and a thirtieth transistor; the control electrode of the twenty-ninth transistor is coupled to the seventh node, and the first The pole is coupled to the sixth voltage terminal, the second pole of the twenty-ninth transistor is coupled to the eighth node; the control pole of the thirtieth transistor is coupled to the fifth clock signal terminal , The first pole is coupled to the fifth voltage terminal, and the second pole is coupled to the eighth node.
- the second energy storage sub-circuit includes a sixth capacitor; a first pole of the sixth capacitor is connected to the eighth node, and a second pole of the sixth capacitor is coupled to the sixth clock signal terminal.
- the fourth shift register includes: a fourth input sub-circuit, a fourth output sub-circuit, an eighth control sub-circuit, a ninth control sub-circuit, a tenth control sub-circuit, and an eleventh control sub-circuit
- the circuit, the third reset sub-circuit, the third energy storage sub-circuit and the fourth energy storage sub-circuit includes: a fourth input sub-circuit, a fourth output sub-circuit, an eighth control sub-circuit, a ninth control sub-circuit, a tenth control sub-circuit, and an eleventh control sub-circuit.
- the fourth input sub-circuit is coupled to the fourth signal input terminal, the tenth node and the seventh clock signal terminal; the fourth input sub-circuit is configured to control the voltage of the seventh clock signal terminal The voltage of the fourth signal input terminal is output to the tenth node.
- the fourth output sub-circuit is coupled to the fourth signal output terminal, the eleventh node, and the eighth voltage terminal; the fourth output sub-circuit is configured to control the voltage of the eleventh node The voltage of the eighth voltage terminal is output to the fourth signal output terminal.
- the eighth control sub-circuit is coupled to the ninth node, the tenth node, the seventh clock signal terminal, and the seventh voltage terminal; the eighth control sub-circuit is configured to operate at the tenth node Under the control of the voltage, the voltage of the seventh clock signal terminal is output to the ninth node; and under the control of the voltage of the seventh clock signal terminal, the voltage of the seventh voltage terminal is output to the ninth node.
- the ninth node Under the control of the voltage, the voltage of the seventh clock signal terminal is output to the ninth node; and under the control of the voltage of the seventh clock signal terminal, the voltage of the seventh voltage terminal is output to the ninth node.
- the ninth control sub-circuit is coupled to the ninth node, the tenth node, the eighth voltage terminal, and the eighth clock signal terminal; the ninth control sub-circuit is configured to operate at the ninth node Under the control of the voltage of the node and the eighth clock signal terminal, the voltage of the eighth voltage terminal is output to the tenth node.
- the tenth control sub-circuit is coupled to the ninth node, the eleventh node, and the eighth clock signal terminal; the tenth control sub-circuit is configured to operate between the ninth node and the eighth node Under the control of the voltage of the clock signal terminal, the voltage of the eighth clock signal terminal is output to the eleventh node.
- the eleventh control sub-circuit is coupled to the tenth node, the eleventh node, and the eighth voltage terminal; the eleventh control sub-circuit is configured to be the voltage at the tenth node Under the control of, output the voltage of the eighth voltage terminal to the eleventh node.
- the third reset sub-circuit is coupled to the fourth signal output terminal, the seventh voltage terminal and the tenth node; the third reset sub-circuit is configured to be at the voltage of the tenth node Under control, the voltage of the seventh voltage terminal is output to the fourth signal output terminal.
- the third energy storage sub-circuit is coupled to the ninth node and the tenth control sub-circuit; the third energy storage sub-circuit is configured to charge and discharge the ninth node.
- the fourth energy storage sub-circuit is coupled to the tenth node and the eighth clock signal terminal; the fourth energy storage sub-circuit is configured to apply the voltage of the eighth clock signal terminal to the tenth The voltage of the node is controlled.
- the fourth input sub-circuit includes a thirty-third transistor; the control electrode of the thirty-third transistor is coupled to the seventh clock signal terminal, and the third transistor of the thirty-third transistor One pole is coupled to the fourth signal input terminal, and the second pole of the thirty-third transistor is coupled to the tenth node.
- the eighth control sub-circuit includes a thirty-fourth transistor and a thirty-fifth transistor; the control electrode of the thirty-fourth transistor is coupled to the tenth node, and the first electrode of the thirty-fourth transistor Is coupled to the seventh clock signal terminal, the second pole of the thirty-fourth transistor is coupled to the ninth node; the control pole of the thirty-fifth transistor is coupled to the seventh clock signal terminal Then, the first pole of the thirty-fifth transistor is coupled to the seventh voltage terminal, and the second pole of the thirty-fifth transistor is coupled to the ninth node.
- the ninth control sub-circuit includes a thirty-sixth transistor and a thirty-seventh transistor; the control electrode of the thirty-sixth transistor is coupled to the ninth node, and the first electrode of the thirty-sixth transistor And the eighth voltage terminal, the second pole of the thirty-sixth transistor is coupled to the first pole of the thirty-seventh transistor; the control pole of the thirty-seventh transistor is coupled to the eighth clock
- the signal terminal is coupled, and the second electrode of the thirty-seventh transistor is coupled to the tenth node.
- the tenth control sub-circuit includes a thirty-eighth transistor and a thirty-ninth transistor; the control electrode of the thirty-eighth transistor is coupled to the ninth node, and the first electrode of the thirty-eighth transistor Is coupled to the eighth clock signal terminal, the second pole of the thirty-eighth transistor is coupled to the first pole of the thirty-ninth transistor; the control pole of the thirty-ninth transistor is coupled to the The eighth clock signal terminal is coupled, and the second electrode of the thirty-ninth transistor is coupled to the eleventh node.
- the eleventh control sub-circuit includes a fortieth transistor; a control electrode of the fortieth transistor is coupled to the tenth node, and a first electrode of the fortieth transistor is coupled to the eighth voltage terminal , The second electrode of the fortieth transistor is coupled to the eleventh node.
- the third reset sub-circuit includes a forty-first transistor; a control electrode of the forty-first transistor is coupled to the tenth node, and a first electrode of the forty-first transistor is connected to the seventh voltage The second electrode of the forty-first transistor is coupled to the fourth signal output terminal.
- the fourth output sub-circuit includes a forty-second transistor and a fifth capacitor; the control electrode of the forty-second transistor is coupled to the eleventh node, and the first electrode of the forty-second transistor is connected to the The eighth voltage terminal is coupled, the second pole of the forty-second transistor is coupled to the fourth signal output terminal; the first pole of the fifth capacitor is coupled to the eleventh node, The second pole of the fifth capacitor is coupled to the eighth voltage terminal.
- the third energy storage sub-circuit includes a seventh capacitor; the first electrode of the seventh capacitor is coupled to the ninth node, and the second electrode of the seventh capacitor is connected to the third electrode of the thirty-eighth transistor. Two-pole coupling.
- the fourth energy storage sub-circuit includes an eighth capacitor, a first pole of the eighth capacitor is coupled to the tenth node, and a second pole of the eighth capacitor is coupled to the eighth clock signal terminal .
- the second gate driving circuit includes a cascaded second shift register;
- the second shift register includes: a second input sub-circuit, a second output sub-circuit, and a third control sub-circuit ,
- the second input sub-circuit is coupled to the second signal input terminal, the fourth node, and the third clock signal terminal; the second input sub-circuit is configured to control the voltage of the third clock signal terminal The voltage of the second signal input terminal is output to the fourth node.
- the second output sub-circuit is coupled to the twelfth node, the fourth voltage terminal and the thirteenth node; the second output sub-circuit is configured to control the voltage of the twelfth node The voltage of the fourth voltage terminal is output to the thirteenth node.
- the twelfth control sub-circuit is coupled to the fourth node, the fourth voltage terminal, and the twelfth node; the twelfth control sub-circuit is configured as the voltage at the fourth node Under the control of, output the voltage of the fourth voltage terminal to the twelfth node.
- the third control sub-circuit is coupled to the fourth node, the third clock signal terminal, the third node, and the third voltage terminal; the third control sub-circuit is configured to be connected to the fourth node Under control, the voltage of the third clock signal terminal is output to the third node; and it is also configured to output the voltage of the third voltage terminal to the third node under the control of the voltage of the third clock signal terminal.
- the fourth control sub-circuit is coupled to the third node, the fourth voltage terminal, the fourth clock signal terminal, and the fourth node; the fourth control sub-circuit is configured to operate at the third node Under the control of the node and the voltage of the fourth clock signal terminal, the voltage of the fourth voltage terminal is output to the fourth node.
- the fifth control sub-circuit is coupled to the third node, the twelfth node, and the fourth clock signal terminal; the fifth control sub-circuit is configured to operate between the third node and the Under the control of the voltage of the fourth clock signal terminal, the voltage of the fourth clock signal terminal is output to the twelfth node.
- the first energy storage sub-circuit is coupled to the third node and the fifth control sub-circuit; the first energy storage sub-circuit is configured to charge and discharge the third node.
- the third inverting sub-circuit is coupled to the thirteenth node, the fourth voltage terminal and the second signal output terminal; the third inverting sub-circuit is configured to be at the thirteenth node Under the control of the voltage, the voltage of the fourth voltage terminal is output to the second signal output terminal.
- the fourth inversion sub-circuit is coupled to the fourteenth node, the third voltage terminal, and the second signal output terminal; the fourth inversion sub-circuit is configured to be connected to the fourteenth node Under the control of the voltage, the voltage of the third voltage terminal is output to the second signal output terminal.
- the second reverse control sub-circuit is coupled to the thirteenth node, the fourteenth node, the third clock signal terminal, the third voltage terminal, and the fourth voltage terminal;
- the second reverse control sub-circuit is configured to output the voltage of the fourth voltage terminal to the fourteenth node under the control of the voltage of the thirteenth node; and is also configured to output the voltage of the fourth voltage terminal to the fourteenth node; Under the control of the voltage of the signal terminal, the voltage of the third voltage terminal is output to the fourteenth node.
- the third reset sub-circuit is coupled to the fourth node, the third voltage terminal, and the thirteenth node; the third reset sub-circuit is configured to control the voltage at the fourth node Next, output the voltage of the third voltage terminal to the thirteenth node.
- the fifth energy storage sub-circuit is coupled to the fourth node and the third clock signal terminal; the fifth energy storage sub-circuit is configured to apply the voltage of the third clock signal terminal to the fourth The voltage of the node is controlled.
- the sixth energy storage sub-circuit is coupled to the fourteenth node and the fourth clock signal terminal; the sixth energy storage sub-circuit is configured to apply the voltage of the fourth clock signal terminal to the first The voltage of fourteen nodes is controlled.
- the second input sub-circuit includes a thirteenth transistor; the control electrode of the thirteenth transistor is coupled to the third clock signal terminal, and the first electrode of the thirteenth transistor is connected to The second signal input terminal is coupled, and the second electrode of the thirteenth transistor is coupled to the fourth node.
- the twelfth control sub-circuit includes an eighteenth transistor; a control electrode of the eighteenth transistor is coupled to the fourth node, and a first electrode of the eighteenth transistor is coupled to the fourth voltage terminal Then, the second electrode of the eighteenth transistor is coupled to the twelfth node.
- the third control sub-circuit includes a fourteenth transistor and a fifteenth transistor; the control electrode of the fourteenth transistor is coupled to the fourth node, and the first electrode of the fourteenth transistor is connected to the fourth node.
- the three clock signal terminals are coupled, the second electrode of the fourteenth transistor is coupled to the third node; the control electrode of the fifteenth transistor is coupled to the third clock signal terminal, and the tenth
- the first pole of the five transistor is coupled to the third voltage terminal, and the second pole of the fifteenth transistor is coupled to the third node.
- the fourth control sub-circuit includes a sixteenth transistor and a seventeenth transistor; the control electrode of the sixteenth transistor is coupled to the third node, and the first electrode of the sixteenth transistor is connected to the third node.
- the voltage coupling of the four voltage terminals, the second electrode of the sixteenth transistor is coupled to the first electrode of the seventeenth transistor; the control electrode of the seventeenth transistor is coupled to the fourth clock signal terminal , The second electrode of the seventeenth transistor is coupled to the fourth node.
- the fifth control sub-circuit includes a nineteenth transistor and a twentieth transistor; the control electrode of the nineteenth transistor is coupled to the fourth clock signal terminal, and the first electrode of the nineteenth transistor is connected to the fourth clock signal terminal.
- the twelfth node is coupled, the second electrode of the nineteenth transistor is coupled to the first electrode of the twentieth transistor, and the control electrode of the twentieth transistor is coupled to the third node, The second electrode of the twentieth transistor is coupled to the fourth clock signal terminal.
- the first energy storage sub-circuit includes a third capacitor; a first electrode of the third capacitor is coupled to the third node, and a first electrode and a second end of the third capacitor are connected to the twentieth transistor The first pole is coupled.
- the second output sub-circuit includes a forty-third transistor; the control electrode of the forty-third transistor is coupled to the twelfth node, and the first electrode of the forty-third transistor is connected to the fourth node. The voltage terminal is coupled, and the second electrode of the forty-third transistor is coupled to the thirteenth node.
- the third reverse sub-circuit includes a forty-seventh transistor; the control electrode of the forty-seventh transistor is coupled to the thirteenth node, and the first electrode of the forty-seventh transistor is connected to the thirteenth node.
- the four voltage terminals are coupled, and the second electrode of the 47th transistor is coupled to the second signal output terminal.
- the fourth inverting sub-circuit includes a forty-eighth transistor; a control electrode of the forty-eighth transistor is coupled to the fourteenth node, and a first electrode of the forty-eighth transistor is connected to the fourth node.
- the three voltage terminals are coupled, and the second electrode of the forty-eighth transistor is connected to the second signal output terminal.
- the second reverse control sub-circuit includes a forty-fifth transistor and a forty-sixth transistor; the control electrode of the forty-fifth transistor is coupled to the thirteenth node, and the forty-fifth transistor
- the first pole is coupled to the fourth voltage terminal, the second pole of the forty-fifth transistor is coupled to the fourteenth node; the control pole of the forty-sixth transistor is coupled to the third clock
- the signal terminal is coupled, the first pole of the forty-sixth transistor is coupled to the third voltage terminal, and the second pole of the forty-sixth transistor is coupled to the fourteenth node.
- the third reset sub-circuit includes a forty-fourth transistor; the control electrode of the forty-fourth transistor is coupled to the fourth node, and the first electrode of the forty-fourth transistor is connected to the third voltage The second electrode of the forty-fourth transistor is coupled to the thirteenth node.
- the fifth energy storage sub-circuit includes a ninth capacitor; a first pole of the ninth capacitor is coupled to the fourth node, and a second pole of the ninth capacitor is coupled to the third clock signal terminal .
- the sixth energy storage sub-circuit includes a tenth capacitor; a first pole of the tenth capacitor is coupled to the fourteenth node, and a first pole and a second pole of the tenth capacitor are connected to the fourth clock The signal terminal is coupled.
- a driving method of a display driving circuit which is applied to the display driving circuit as described above, and includes: the pixel driving circuit includes at least one sub-bias phase in the reset phase;
- the first scan signal is input to the first scan terminal through the first gate drive circuit
- the third scan signal is input to the third scan terminal through the first gate drive circuit
- the The first light-emitting control terminal inputs a first light-emitting control signal
- the second light-emitting control terminal inputs a second light-emitting control signal through the second light-emitting drive circuit, and controls the driving transistor of the pixel drive circuit to be in a bias state at each sub-bias stage .
- the level of the first scan signal in each sub-bias stage is a non-operating level
- the level of the third scan signal in each sub-bias stage is a working level
- the level of the first light-emitting control signal in each sub-bias stage is a working level
- the level of the second light-emitting control signal in the reset stage is a non-working level.
- the driving transistor is under the control of the first scan signal, the third scan signal, the first light-emitting control signal, and the second light-emitting control signal, and is in an on-state bias in each of the sub-bias stages. Set state.
- the level of the first scan signal in each sub-bias stage is a non-operating level, and the level of the third scan signal in each sub-bias stage is an operating level;
- the level of the first light-emitting control signal in the reset phase is a non-operating level, and the level of the second light-emitting control signal in each sub-bias phase is a working level.
- the driving transistor is under the control of the first scan signal, the third scan signal, the first light-emitting control signal, and the second light-emitting control signal, and is in an off-state bias during each sub-bias stage. Set state.
- the first scanning signal is in each sub-bias stage.
- the level is a non-operating level
- the level of the second scan signal in the reset phase is a working level
- the level of the third scan signal in each sub-bias phase is a working level
- the level of the first light-emitting control signal in the reset phase is a non-operating level
- the level of the second light-emitting control signal in each sub-bias phase is a working level.
- the driving transistor is controlled by the first scan signal, the second scan signal, the third scan signal, the first light-emission control signal, and the second light-emission control signal.
- the bias phase is in the off-state bias state.
- a display device including the display driving circuit as described above.
- FIG. 1 is a structural diagram of a display panel provided by some embodiments of the present disclosure
- FIG. 2a is a structural diagram of a pixel driving circuit provided by some embodiments of the disclosure.
- FIG. 2b is a structural diagram of a display driving circuit provided by some embodiments of the present disclosure.
- 2c is a timing diagram of the pixel driving circuit provided by some embodiments of the present disclosure.
- FIG. 2d is another timing diagram of the pixel driving circuit provided by some embodiments of the disclosure.
- 3a is another structural diagram of a pixel driving circuit provided by some embodiments of the disclosure.
- FIG. 3b is another structural diagram of a display driving circuit provided by some embodiments of the disclosure.
- 3c is a timing diagram of the pixel driving circuit provided by some embodiments of the disclosure.
- 4a is a structural diagram of a first shift register provided by some embodiments of the disclosure.
- FIG. 4b is a timing diagram of the first shift register in FIG. 4a;
- FIG. 5a is a structural diagram of a third shift register provided by some embodiments of the present disclosure.
- FIG. 5b is a timing control diagram of the third shift register in FIG. 5a;
- Fig. 6a is a structural diagram of a fourth shift register provided by some embodiments of the present disclosure.
- Fig. 6b is a timing control diagram of the fourth shift register in Fig. 6a;
- Fig. 7a is a structural diagram of a second shift register provided by some embodiments of the present disclosure.
- FIG. 7b is a timing control diagram of the second shift register in FIG. 7a;
- FIG. 8 is a structural diagram of a display device provided by some embodiments of the disclosure.
- first and second are only used for descriptive purposes, and cannot be understood as indicating or implying relative importance or implicitly indicating the number of indicated technical features. Thus, the features defined with “first” and “second” may explicitly or implicitly include one or more of these features. In the description of the embodiments of the present disclosure, unless otherwise specified, “plurality” means two or more.
- the expressions “coupled” and “connected” and their extensions may be used.
- the term “connected” may be used when describing some embodiments to indicate that two or more components are in direct physical or electrical contact with each other.
- the term “coupled” may be used when describing some embodiments to indicate that two or more components have direct physical or electrical contact.
- the term “coupled” or “communicatively coupled” may also mean that two or more components are not in direct contact with each other, but still cooperate or interact with each other.
- the embodiments disclosed herein are not necessarily limited to the content herein.
- the display drive circuit of the OLED display device includes a pixel drive circuit, a gate drive circuit, and a light emission control circuit.
- the pixel drive circuit is usually a 7T1C structure, that is, the pixel drive circuit includes 7 transistors and a storage capacitor, among which, The drive transistor is an optional component.
- the working process of the pixel driving circuit in an image frame usually includes a reset phase, a data writing phase, a compensation phase, and a light-emitting phase.
- the driving transistors are in a floating state during the reset phase, so that each driving transistor is reset from reset.
- the floating state of the stage enters the data writing and compensation stage, and the data writing and compensation are started. This is easy to occur due to the different initialization states of the driving transistors in each pixel driving circuit, plus the hysteresis effect of the driving transistor itself.
- the display device is prone to short-term afterimages when switching from a black and white screen to a grayscale screen, and at the moment of switching from a black screen to a white screen, the brightness of the first frame of the display screen is insufficient, which affects the display effect.
- some embodiments of the present disclosure provide a display driving circuit, which is applied to a display panel of a display device.
- the above-mentioned display panel may be: Organic Light Emitting Diode (OLED for short) display panel, Quantum Dot Light Emitting Diodes (QLED for short) display panel, etc., and this disclosure will not make specifics about this limited.
- OLED Organic Light Emitting Diode
- QLED Quantum Dot Light Emitting Diodes
- the above-mentioned display panel PNL includes: an active area (AA, AA area for short) and a peripheral area arranged in a circle around the AA area.
- the display panel is provided with multiple-color sub-pixels (also referred to as sub-pixels) P in the AA area, and the multiple-color sub-pixels include at least a first color sub-pixel, a second color sub-pixel, and a third color sub-pixel.
- Color sub-pixels, the first color, the second color, and the third color are three primary colors (for example, red, green, and blue).
- the above-mentioned multiple sub-pixels P in the present disclosure are arranged in a matrix form.
- the sub-pixels P arranged in a row along the horizontal direction X are called sub-pixels in the same row; the sub-pixels P arranged in a row along the vertical direction Y are called sub-pixels in the same column.
- the following embodiments are all described with an example in which N rows of sub-pixels P are arranged in the display panel PNL; where N is a positive integer.
- the display driving circuit includes: a plurality of pixel driving circuits 10 and a plurality of driving circuits.
- the plurality of pixel driving circuits 10 are arranged in N rows, and the plurality of pixel driving circuits are respectively located in each sub-pixel P in the AA area of the display panel PNL, and the plurality of driving circuits (such as GOA1, GOA2 in FIG. 1 , EOA1, EOA2) are located in the peripheral area of the display panel PNL, and are configured to drive each pixel driving circuit 10.
- the above-mentioned pixel driving circuit 10 includes a driving transistor DTFT, a first scanning terminal S1, a third scanning terminal S3, a first light-emitting control terminal EM1, and a second light-emitting control terminal EM2.
- the multiple driving circuits of the display driving circuit 01 include: a first gate driving circuit GOA1, a first light-emitting driving circuit EOA1, and a second light-emitting driving circuit EOA2.
- the first gate driving circuit, the first light-emitting driving circuit, and the second light-emitting driving circuit can also be bonded to the display panel PNL in the form of a driving IC.
- Fig. 2b and Fig. 3b are only schematic, the first gate driving circuit GOA1, first light-emitting driving circuit EOA1, and second light-emitting driving circuit EOA2 are all integrated on the array substrate (that is, Gata on Array) in the display panel PNL.
- the following embodiments are all described as examples.
- the coupling of the first gate driving circuit GOA1, the first light-emitting driving circuit EOA1, the second light-emitting driving circuit EOA2 and the pixel driving circuit 10 may be as follows:
- the first gate drive circuit GOA1 includes N shift registers (RSa(1), RSa(2)...RSa(N)) connected in cascade, and the N shift registers In the registers (RSa(1), RSa(2)...RSa(N)), the signal output terminal Outputa(n) of the n-th stage shift register RSa(n) (hereinafter and in the drawings are abbreviated Output as Oput ) Is coupled to the first scan terminal S1 in the pixel driving circuit 10 of the nth row in the display panel PNL, and the signal output terminal is configured to output the first scan signal.
- N shift registers RSa(1), RSa(2)...RSa(N)
- the signal output terminal Oputa(n) of the n-th stage shift register RSa(n) is coupled to the first scanning terminal S1 in the n-th row of pixel driving circuit 10 through the n-th gate line Gn in the display panel PNL.
- n is a variable, and 1 ⁇ n ⁇ N.
- the nth shift register in addition to the Nth shift register (RSa(1), RSa(2)...RSa(N-1)), the nth shift register
- the signal output terminal Oputa(n) of the bit register RSa(n) is coupled to the third scanning terminal S3 in the pixel driving circuit 10 in the n+1th row of the display panel PNL. At this time, 1 ⁇ n ⁇ N-1.
- a control terminal may be separately provided for the third scanning terminal S3 in the pixel driving circuit 10 of the first row.
- a control terminal may be separately provided for the third scanning terminal S3 in the pixel driving circuit 10 of the first row.
- the first-stage shift register RSa(1) in the first gate drive circuit GOA1 (coupled to the first scan terminal S1 of the pixel drive circuit 10 in the first row) Before connecting), a dummy shift register (also called a dummy shift register) RSa (Dummy) is set.
- the signal output end of the dummy shift register RSa (Dummy) passes through the dummy gate line G (Dummy )
- the third scanning terminal S3 in the pixel driving circuit 10 in the first row is set for the third scanning terminal S3 in the pixel driving circuit 10 in the first row.
- the first light-emitting drive circuit EOA1 includes N shift registers (RSc(1), RSc(2)...RSc(N)) connected in cascade, and the N shift registers (RSc(1), RSc(2)...RSc(N)), the signal output terminal Oputc(n) of the n-th stage shift register RSc(n) and the n-th row pixel drive circuit 10 in the display panel PNL
- the first light emission control terminal EM1 is coupled to the signal output terminal EM1, and the signal output terminal is configured to output the first light emission control signal.
- the signal output terminal Oputc(n) of the nth stage shift register RSc(n) passes through the nth first light-emitting control line E1(n) in the display panel PNL and the nth row of the pixel drive circuit 10
- the first light emitting control terminal EM1 is coupled.
- the second light emitting drive circuit EOA2 includes N shift registers (RSd(1), RSd(2)...RSd(N)) connected in cascade, and the N shift registers (RSd(1), RSd(2)...RSd(N)), the signal output terminal Oputd(n) of the n-th stage shift register RSd(n) and the n-th row pixel drive circuit 10 in the display panel PNL
- the second light emitting control terminal EM2 is coupled to the second light emitting control terminal EM2, and the signal output terminal is configured to output a second light emitting control signal.
- the signal output terminal Oputd(n) of the n-th stage shift register RSd(n) passes through the n-th second light-emitting control line E2(n) in the display panel PNL and the n-th row of the pixel drive circuit 10
- the second light emitting control terminal EM2 is coupled.
- the driving transistor DTFT in the pixel driving circuit 10 is in a biased state during the reset phase at least under the control of the signals from the first scanning terminal, the third scanning terminal, the first light-emitting control terminal, and the second light-emitting control terminal. .
- the first gate drive circuit GOA1, the first light-emitting drive circuit EOA1, and the second light-emitting drive circuit EOA2 to the first scan terminal S1, the third scan terminal S3, and the first light emission control terminal of the pixel drive circuit 10.
- EM1 the second light-emitting control terminal EM2 input control signals, so that the driving transistor DTFT in the pixel driving circuit 10 can be at least at the first scan terminal S1, the third scan terminal S3, the first light-emitting control terminal EM1, and the second light-emitting control terminal EM2.
- Under the control of the received control signal it is in a biased state during the reset phase.
- the driving transistor DTFT in the pixel driving circuit 10 is in a floating state during the reset phase, and it is easy to occur because the initialization state of each driving transistor DTFT in the display panel PNL is different.
- the display driving circuit 01 provided by the embodiment of the present disclosure can pass through the first gate driving circuit GOA1 and the first light emitting circuit.
- the driving circuit EOA1 and the second light-emitting driving circuit EOA2 control the first scanning terminal S1, the third scanning terminal S3, the first light-emitting control terminal EM1 and the second light-emitting control terminal EM2 of the pixel driving circuit 10, so that the pixel driving circuit 10
- the driving transistor DTFT in the reset stage is in a biased state, so that each driving transistor DTFT performs data writing and compensation from the biased state, so as to avoid the different initialization state of the driving transistor DTFT and its own hysteresis. Causes the short-term afterimage of the display screen during the switching process.
- the driving transistor DTFT in the pixel driving circuit 10 is under the control of signals from the first scanning terminal, the third scanning terminal, the first light-emitting control terminal, and the second light-emitting control terminal, and is in the on-state bias during the reset phase. Set (on-bias) state or off-state bias (off-bias) state.
- the following embodiments further illustrate the specific circuit structure of the pixel driving circuit 10 described above.
- the aforementioned pixel driving circuit 10 further includes: a first light-emitting control transistor Me1, a second light-emitting control transistor Me2, a first transistor M1, and a second transistor M2 , The third transistor M3, the fourth transistor M4 and the storage capacitor Cst.
- the control electrode of the first light emission control transistor Me1 is coupled to the first light emission control terminal EM1, the first electrode of the first light emission control transistor Me1 is coupled to the first power supply voltage terminal ELVDD, and the second electrode of the first light emission control transistor Me1 It is coupled to the first pole of the driving transistor DTFT.
- the control electrode of the second light emission control transistor Me2 is coupled to the second light emission control terminal EM2, the first electrode of the second light emission control transistor Me2 is coupled to the second electrode of the driving transistor DTFT, and the second electrode of the second light emission control transistor Me2 The electrode is coupled to the first electrode (for example, the anode) of the organic light emitting diode OLED.
- the control electrode of the first transistor M1 is coupled to the first scan terminal S1, the first electrode of the first transistor M1 is coupled to the data signal terminal Data (that is, the data line), and the second electrode of the first transistor M1 It is coupled to the first pole of the driving transistor DTFT.
- the control electrode of the second transistor M2 is coupled to the first scan terminal S1, the first electrode of the second transistor M2 is coupled to the control electrode of the driving transistor DTFT, and the second electrode of the second transistor M2 is coupled to the driving transistor DTFT.
- the second pole is coupled.
- the control electrode of the third transistor M3 is coupled to the third scan terminal S3, the first electrode of the third transistor M3 is coupled to the initial voltage terminal Vint, and the second electrode of the third transistor M3 is coupled to the first electrode of the organic light emitting diode OLED. Coupling.
- the control electrode of the fourth transistor M4 is coupled to the third scan terminal S3, the first electrode of the fourth transistor M4 is coupled to the initial voltage terminal Vint, and the second electrode of the fourth transistor M4 is coupled to the control electrode of the driving transistor DTFT .
- the first electrode of the storage capacitor Cst is coupled to the first power supply voltage terminal ELVDD, and the second electrode of the storage capacitor Cst is coupled to the control electrode of the driving transistor DTFT.
- the driving method in which the driving transistor DTFT in FIG. 2a is on-bias during the reset phase may be as follows:
- FIG. 2c only shows a timing diagram of the pixel driving circuit 10 in the reset phase, and the data writing and compensation phase, wherein for a certain row of the pixel driving circuit 10 (for example, the first For the n-row pixel driving circuit), the reset stage is T1 to T5, and after the reset stage is the data writing stage T6.
- the transistors included in the pixel driving circuit are all P-type transistors as an example.
- the pixel drive circuit 10 in the sub-bias phase R in the reset phase, the pixel drive circuit 10 is controlled by the signal from the third scan terminal S3, and the fourth transistor M4 is turned on to turn on
- the voltage (low level voltage) of the initial voltage terminal Vint is output to the control electrode (ie node O1) of the driving transistor DTFT; at the same time, under the control of the voltage of the first light emission control terminal EM1, the first light emission control transistor Me1 is turned on , Output the voltage of the first power supply voltage terminal ELVDD (power supply high potential terminal) to the first pole (ie node O2) of the driving transistor DTFT, so that the potential of the control pole of the driving transistor DTFT is high.
- the potential is a low potential, and the driving transistor DTFT is in an on-bias state during this sub-bias stage R.
- multiple sub-bias phases R can be set in the reset phase to control the driving transistor DTFT to be in the on-bias state multiple times during the reset phase, thereby effectively improving the short-term effects caused by hysteresis. Afterimage problem. For example, 2 to 5 sub-bias stage ends can be set.
- three sub-bias stage terminals R may be set during the reset phase.
- the first emission control signal output by the first emission driving circuit EOA1 coupled to the first emission control terminal EM1 is at T1
- the levels of the sub-bias stages R of T3 and T5 are both working levels, so that the first light-emitting control transistor Me1 is turned on, and the levels in the T2, T4, and T6 stages are non-working levels, so that the first light-emitting control The transistor Me1 is turned off.
- the second light-emission control signal output by the second light-emission driving circuit EOA2 coupled to the second light-emission control terminal EM2 is that the level during the entire reset phase (T1 to T5) and the data writing and compensation phase T6 are all non-operating levels , So that the second light-emitting control transistor Me2 is in an off state during the entire reset phase (T1 to T5) and the data writing and compensation phase T6.
- the "operating level” of a signal appearing in this disclosure refers to the level that can turn on the transistor that the signal acts on, and the “non-operating level” refers to the level that can make the signal The level at which the acting transistor cuts off.
- the working level is high and the non-working level is low.
- the working level is low and the non-working level is high. level.
- the driving method for the driving transistor DTFT in FIG. 2a to be off-bias during the reset phase may be as follows:
- FIG. 2d only shows a timing diagram of the pixel driving circuit 10 in the reset phase, and the data writing and compensation phase.
- the reset stage is T1 to T5
- the data writing stage is the data writing stage T6.
- the transistors included in the pixel driving circuit are all P-type transistors as an example.
- the second light-emitting control transistor Me2 is turned on, thereby outputting the voltage (low level voltage) of the initial voltage terminal Vint to the control electrode and the second electrode of the driving transistor DTFT (that is, the node O1 and the node O3). ), so that the potentials of the control electrode and the second electrode of the driving transistor DTFT are both low, and the driving transistor DTFT is in an off-bias state during the R phase of the sub-bias phase.
- multiple sub-bias phases R can be set in the reset phase to control the driving transistor DTFT to be in the off-bias state multiple times during the reset phase, thereby effectively improving the short-term effects caused by hysteresis. Afterimage problem. For example, 2 to 5 sub-bias stage ends can be set.
- three sub-bias stage terminals R may be set during the reset phase.
- the second emission control signal output by the second emission driving circuit EOA2 coupled to the second emission control terminal EM2 is at T1
- the levels of the sub-bias stage terminals R of T3 and T5 are all working levels, so that the second light-emitting control transistor Me2 is turned on; the levels in the stages T2, T4, and T6 are all non-working levels, so that the second light-emitting The control transistor Me2 is turned off.
- the first light-emission control terminal EM1 is coupled to the first light-emission control signal output by the first light-emission drive circuit EOA1, and the level during the entire reset phase (T1 to T5) and the data writing and compensation phase T6 are all non-operating levels. So that the first light-emitting control transistor Me1 is in an off state during the entire reset phase (T1 to T5) and the data writing and compensation phase T6.
- the pixel driving circuit 10 further includes the second scanning terminal S2.
- the driving transistor DTFT is under the control of signals from the first scanning terminal S1, the second scanning terminal S2, the third scanning terminal S3, the first light-emitting control terminal EM1, and the second light-emitting control terminal EM2, and is in the off-state bias during the reset phase (off-bias) status.
- the multiple driving circuits of the display driving circuit 01 are based on the first gate driving circuit GOA1, the first light emitting driving circuit EOA1, and the second light emitting driving circuit EOA2. , It also includes a second gate drive circuit GOA2.
- the second gate driving circuit GOA2 includes N shift registers (RSb(1), RSb(2)...RSb(N)) connected in cascade, and the N shift registers (RSb (1) RSb(2)...RSb(N)), the signal output terminal Oput2(n) of the n-th stage shift register RSb(n) and the nth row pixel drive circuit 10 in the display panel PNL
- the second scan terminal S2 is coupled, and the signal output terminal is configured to output a second scan signal.
- the signal output terminal Oput2(n) of the nth stage shift register RSb(n) passes through the nth auxiliary gate line Gsel(n) in the display panel PNL and the second row of the pixel drive circuit 10 in the nth row.
- Scan terminal S2 is coupled; where n is a variable, and 1 ⁇ n ⁇ N.
- the following embodiments further illustrate the specific circuit structure of the pixel driving circuit 10 described above.
- the pixel driving circuit 10 may also include: a first light-emission control transistor Me1, a second light-emission control transistor Me2, a first transistor M1, a second transistor M2 , The third transistor M3 and the storage capacitor Cst.
- the control electrode of the first light emission control transistor Me1 is coupled to the first light emission control terminal EM1, the first electrode of the first light emission control transistor Me1 is coupled to the first power supply voltage terminal ELVDD, and the second electrode of the first light emission control transistor Me1 It is coupled to the first pole of the driving transistor DTFT.
- the control electrode of the second light emission control transistor Me2 is coupled to the second light emission control terminal EM2, the first electrode of the second light emission control transistor Me2 is coupled to the second electrode of the driving transistor DTFT, and the second electrode of the second light emission control transistor Me2 The pole is coupled to the first pole of the organic light emitting diode OLED.
- the control electrode of the first transistor M1 is coupled to the first scan terminal S1, the first electrode of the first transistor M1 is coupled to the data signal terminal Data, and the second electrode of the first transistor M1 is coupled to the first electrode of the driving transistor DTFT. Pick up.
- the control electrode of the second transistor M2 is coupled to the second scan terminal S2, the first electrode of the second transistor M2 is coupled to the control electrode of the driving transistor DTFT, and the second electrode of the second transistor M2 is coupled to the driving transistor DTFT.
- the second pole is coupled.
- the control electrode of the third transistor M3 is coupled to the third scan terminal S3, the first electrode of the third transistor M3 is coupled to the initial voltage terminal Vint, and the second electrode of the third transistor M3 is coupled to the first electrode of the organic light emitting diode OLED. (E.g. anode) coupling.
- the first electrode of the storage capacitor Cst is coupled to the first power voltage terminal ELVDD, and the second electrode of the storage capacitor Cst is coupled to the control electrode of the driving transistor DTFT.
- the following describes a driving method in which the driving transistor DTFT in the pixel driving circuit 10 shown in FIG. 3a is in an off-bias state during the reset phase, and the driving method may be as follows:
- FIG. 3c only shows a timing diagram of the pixel driving circuit 10 in the reset phase and the data writing and compensation phase.
- the reset stage is T1 to T5
- the data writing stage is the data writing stage T6.
- the transistors included in the pixel driving circuit are all P-type transistors as an example.
- the third transistor M3 is turned on by the pixel driving circuit 10 under the control of the voltage of the third scanning terminal S3, and the second light-emitting control terminal Under the control of the voltage of EM2, the second light emission control transistor Me2 is turned on, and under the control of the voltage of the second scan signal terminal S2, the second transistor M2 is turned on, thereby reducing the voltage (low level voltage) of the initial voltage terminal Vint Output to the control electrode and second electrode of the driving transistor DTFT (that is, node O1 and node O3), so that the potentials of the control electrode and the second electrode of the driving transistor DTFT are both low.
- the driving transistor DTFT is in this sub-bias stage
- the R stage is in an off-bias state.
- a plurality of sub-bias stages R may be set in the reset stage to control the driving transistor DTFT to be in the off-bias state multiple times during the reset stage, thereby effectively improving the short-term image retention problem caused by the hysteresis effect.
- 2 to 5 sub-bias stage ends can be set.
- three sub-bias stage terminals R may be set during the reset phase.
- the second emission control signal output by the second emission driving circuit EOA2 coupled to the second emission control terminal EM2 is at T1
- the levels of the sub-bias stage terminals R of T3 and T5 are all working levels, so that the second light-emitting control transistor Me2 is turned on; the levels in the stages T2, T4, and T6 are all non-working levels, so that the second light-emitting The control transistor Me2 is turned off.
- the second scan signal output by the second gate driving circuit GOA2 coupled to the second scan signal terminal S2 is during the entire reset phase T5)
- the levels of the data writing and compensation stage T6 are both working levels, so that the third transistor M3 is turned on (of course, it is also possible to make only the levels of the sub-bias stage ends of T1, T3, and T5 the working level).
- the organic light-emitting diode OLED will not emit light during the entire reset phase (T1 to T5) and the data writing and compensation phase T6, referring to the signal timing of the first light-emitting control terminal EM1 in FIG.
- the control terminal EM1 is coupled to the first light emission control signal output by the first light emission drive circuit EOA1, and the level during the entire reset phase (T1 to T5) and the data writing and compensation phase T6) are all non-operating levels, so that The first light-emitting control transistor Me1 is in an off state during the entire reset phase (T1 to T5) and the data writing and compensation phase T6.
- the driving signals input by the first gate driving circuit GOA1 received by the first scanning terminal S1 and the third scanning terminal S3 of the pixel driving circuit 10 in the first exemplary embodiment are the same as those used in the pixel driving in the exemplary second embodiment.
- the driving signals input by the first gate driving circuit GOA1 received by the first scanning terminal S1 and the third scanning terminal S3 of the circuit 10 may be the same (for example, it may be the three scanning signals in FIG. 2c, FIG. 2d, and FIG. 3c). That is to say, the first gate driving circuit GOA1 used in the first exemplary embodiment and the first gate driving circuit GOA1 used in the second exemplary embodiment can be cascaded with the same structure of the first shift register.
- the first shift register is represented by A in the following and the drawings.
- the second scanning terminal S2 of the pixel driving circuit 10 used in the second exemplary embodiment receives the driving signal input by the second gate driving circuit GOA2 (refer to FIG. 3c), and the second gate driving circuit GOA2 adopts the second shift
- the bit registers are cascaded, and the second shift register is represented by B in the drawings below.
- the driving transistor DTFT adopts an on-bias driving mode (corresponding to FIG. 2c) and an off-bias driving mode.
- the driving mode (corresponding to FIG. 2d)
- the driving signal input to the first light-emitting control terminal EM1 and the driving signal input to the second light-emitting control terminal EM2 are exactly opposite (mutually swapped). That is, in the first exemplary embodiment, the driving transistor DTFT adopts the first light-emitting driving circuit EOA1 in the on-bias driving mode and the first light-emitting driving circuit EOA1 in the off-bias driving mode.
- the circuit structure of the two light-emitting drive circuits EOA2 can be the same, the second light-emitting drive circuit EOA2 in the on-bias drive mode and the first light-emitting drive circuit EOA1 in the off-bias drive mode
- the circuit structure can be the same.
- the driving transistor DTFT in the first exemplary embodiment adopts an off-bias driving mode (corresponding to FIG. 2d) and the driving transistor DTFT in the exemplary embodiment two adopts an off-bias driving mode.
- the driving signal input to the first light emitting control terminal EM1 and the driving signal input to the second light emitting control terminal EM2 may be the same respectively.
- the driving transistor DTFT in the first exemplary embodiment adopts the first light-emitting driving circuit EOA1 and the second light-emitting driving circuit EOA2 in an off-bias driving mode, respectively, as compared with the exemplary embodiment.
- the circuit structure of the first light-emitting driving circuit EOA1 and the second light-emitting driving circuit EOA2 in the off-bias driving mode of the driving transistor DTFT in the second embodiment can be the same.
- the driving transistor DTFT in the first exemplary embodiment described above adopts the first light-emitting driving circuit EOA1 in the on-bias driving mode
- the driving transistor in the exemplary first embodiment is
- the DTFT adopts the second light-emitting driving circuit EOA2 in the off-bias driving mode
- the driving transistor used in the second exemplary embodiment adopts the off-bias driving mode.
- the circuit structures of the three can be the same, that is, the three can be formed by cascading the third shift registers of the same structure.
- the third shift register is denoted by C in the following and the drawings.
- the driving transistor DTFT in the first exemplary embodiment described above adopts the second light-emitting driving circuit EOA2 in an on-bias driving mode, and the driving transistor DTFT in the exemplary exemplary embodiment adopts an off state.
- the first light-emitting driving circuit EOA1 in the off-bias driving mode, and the driving transistor DTFT in the second exemplary embodiment adopts the first light-emitting driving in the off-bias driving mode
- the circuit structure of the three can be the same, that is, the three can be formed by cascading the fourth shift register of the same structure. In the following and the drawings, D is used to represent the fourth shift register.
- the first gate driving circuit GOA1 includes a cascaded first shift register A, and the first shift register A is configured to output the first scan signal (that is, input the first scan signal during the reset phase).
- the signal of the scanning terminal S1), and the signal output by the first shift register of the previous stage is used as the third scanning signal input to the third scanning terminal S3 of the pixel driving circuit of this row;
- the first light-emitting driving circuit EOA1 includes a cascaded first Three shift registers C, the third shift register C is configured to output the first sub-control signal during the reset phase as the first light-emitting control signal (that is, the signal input to the first light-emitting control terminal EM1);
- the second light-emitting drive circuit EOA2 Including a cascaded fourth shift register D, the third or fourth shift register D is configured to output the second light-emitting control signal as the second light-emitting control signal (that is, the signal input to the second light-emitting control terminal EM2) during
- the first gate driving circuit GOA1 includes a cascaded first shift register A, and the first shift register A is configured to output the first scan signal (that is, input to the first scan terminal S1 during the reset phase). Signal), and the signal output by the first shift register of the previous stage is used as the third scan signal S3 input to the third scan terminal of the pixel drive circuit of this row;
- the first light-emitting drive circuit EOA1 includes a cascaded fourth shift register D, the fourth shift register D is configured to output the second sub-control signal in the reset phase as the first light-emitting control signal (that is, the signal input to the first light-emitting control terminal EM1);
- the second light-emitting drive circuit EOA2 includes a cascade The third shift register C, the third shift register C are configured to output the first sub-control signal during the reset phase as the second light-emitting control signal (that is, the signal input to the second light-emitting control terminal EM2); so that the driving transistor DTFT is in The first scan signal
- the first gate driving circuit GOA1 includes a cascaded first shift register A, and the first shift register A is configured to output the first scan signal (that is, the signal input to the first scan terminal S1) in the reset phase, and The signal output by the first shift register of the previous stage is used as the third scan signal S3 input to the third scan terminal of the pixel drive circuit of the current row;
- the second gate drive circuit GOA2 includes a cascaded second shift register B, The shift register B is configured to output the second scan signal S2 in the reset phase;
- the first light-emitting drive circuit EOA1 includes a cascaded fourth shift register D, and the fourth shift register D is configured to output the second sub
- the control signal is used as the first light-emitting control signal (that is, the signal input to the first light-emitting control terminal EM1);
- the second light-emitting drive circuit EOA2 includes a cascaded third shift register C, and the third shift register C is configured to reset
- the first sub-control signal is output as the
- the circuit structure and driving method of the first shift register A, the second shift register B, the third shift register C, and the fourth shift register D are described below with examples.
- the first shift register A may include: a first input sub-circuit 101, a first output sub-circuit 201, a first control sub-circuit 301, a second control sub-circuit 302, a first The reset sub-circuit 401 and the first reset control sub-circuit 501.
- the above-mentioned first input sub-circuit 101 is coupled to the first signal input terminal Iput1, the first node N1 and the first clock signal terminal GCK1.
- the first input sub-circuit 101 is configured to output the voltage of the first signal input terminal Iput1 to the first node N1 under the control of the voltage of the first clock signal terminal GCK1.
- the first input sub-circuit 101 includes a fifth transistor M5; wherein, the control electrode of the fifth transistor M5 is coupled to the first clock signal terminal GCK1, and the first electrode of the fifth transistor M5 is coupled to the A signal input terminal Iput1 is coupled, and the second electrode of the fifth transistor M5 is coupled to the first node N1.
- the first output sub-circuit 201 is configured to output the voltage of the second clock signal terminal GCB1 to the first signal output terminal Oput1 under the voltage control of the first node N1 and the first voltage terminal V1 (VGL).
- the aforementioned first output sub-circuit 201 includes a ninth transistor M9, a twelfth transistor M12 and a first capacitor C1.
- the control electrode of the ninth transistor M9 is coupled to the first electrode of the twelfth transistor M12
- the first electrode of the ninth transistor M9 is coupled to the second clock signal terminal GCB1
- the second electrode of the ninth transistor M9 is coupled to the A signal output terminal Oput1 is coupled
- the control electrode of the twelfth transistor M12 is coupled to the first voltage terminal V1 (VGL)
- the second electrode of the twelfth transistor M12 is coupled to the first node N1
- the first capacitor C1 The first pole is coupled to the control pole of the ninth transistor M9, and the second pole of the first capacitor C1 is coupled to the first signal output terminal Oput1.
- the above-mentioned first control sub-circuit 301 is coupled to the first node N1, the second node N2 and the first clock signal terminal GCK1.
- the first control sub-circuit 301 is configured to output the voltage of the first clock signal terminal GCK1 to the second node N2 under the voltage control of the first node N1.
- the aforementioned first control sub-circuit 301 includes a sixth transistor M6.
- the control electrode of the sixth transistor M6 is coupled to the first node N1, the first electrode is coupled to the second node N2, and the second electrode is coupled to the first clock signal terminal GCK1.
- the above-mentioned second control sub-circuit 302 is coupled to the first node N1, the second node N2, the second clock signal terminal GCB1, and the second voltage terminal V2 (VGH).
- the second control sub-circuit 302 is configured to output the voltage of the second voltage terminal V2 (VGH) to the first node N1 under the control of the second node N2 and the voltage of the second clock signal terminal GCB1.
- the above-mentioned second control sub-circuit 302 includes a tenth transistor M10 and an eleventh transistor M11.
- the control electrode of the tenth transistor M10 is coupled to the second node N2
- the first electrode of the tenth transistor M10 is coupled to the second voltage terminal V2 (VGH)
- the second electrode of the tenth transistor M10 is coupled to the eleventh transistor
- the first pole of M11 is coupled.
- the control electrode of the eleventh transistor M11 is coupled to the second clock signal terminal GCB1, and the second electrode of the eleventh transistor M11 is coupled to the first node N1.
- the above-mentioned first reset control sub-circuit 501 is coupled to the first voltage terminal V1 (VGL), the second node N2 and the first clock signal terminal GCK1.
- the first reset control sub-circuit 501 is configured to output the voltage of the first voltage terminal V1 (VGL) to the second node N2 under the control of the voltage of the first clock signal terminal GCK1.
- the above-mentioned first reset control sub-circuit 501 includes a seventh transistor M7.
- the control electrode of the seventh transistor M7 is coupled to the first clock signal terminal GCK1, the first electrode of the seventh transistor M7 is connected to the first voltage terminal V1 (VGL), and the second electrode of the seventh transistor M7 is connected to the second node N2. Coupling.
- the above-mentioned first reset sub-circuit 401 is coupled to the second node N2, the second voltage terminal V2 (VGH), and the first signal output terminal Oput1.
- the first reset sub-circuit 401 is configured to output the voltage of the second voltage terminal V2 (VGH) to the first signal output terminal Oput1 under the control of the voltage of the second node V2 (VGH).
- the aforementioned first reset sub-circuit 401 may include an eighth transistor M8 and a second capacitor C2.
- the control electrode of the eighth transistor M8 is coupled to the second node N2, the first electrode of the eighth transistor M8 is coupled to the second voltage terminal V2 (VGH), and the second electrode of the eighth transistor M8 is coupled to the first signal output
- the terminal Oput1 is coupled.
- the first pole of the second capacitor C2 is coupled to the second node N2, and the second pole of the second capacitor C2 is coupled to the second voltage terminal V2 (VGH).
- the cascade mode of the multi-stage first shift register A in the first gate driving circuit GOA1 is not limited.
- the first signal input terminal Iput1 of the first shift register A of the first stage is coupled to the start signal terminal STV1 (refer to FIG. 4b); except for the first shift of the first stage
- the first signal input terminal Iput1 of the first shift register A of any stage is coupled to the first signal output terminal Oput1 of the first shift register A of the previous stage of the first shift register A .
- the first shift register A of the first stage in the first gate driving circuit GOA1 is taken as an example below, and the transistors included in the first shift register are all P-type transistors as an example, in conjunction with FIG. 4b
- the timing control diagram for the first shift register A describes the driving method; the first shift register A is in an image frame (S1 ⁇ S6 in Figure 4b correspond to T1 in Figure 2c, Figure 2d, and Figure 3c ⁇ T6)
- the driving method includes:
- the first stage S1 is a first stage of the first stage S1:
- the fifth transistor M5 Under the control of the low-level voltage of the first clock signal terminal GCK1, the fifth transistor M5 is turned on, and the first signal input terminal Iput1 (for the first shift register A of the first stage, Iput1 inputs the STV1 signal, for non- The first shift register A of the first stage, Iput1 inputs the output signal of the previous stage Oput1) the low-level voltage is output to the first node N1; under the control of the low-level voltage of the first node N1, the sixth transistor M6 is turned on, and the low-level voltage of the first clock signal terminal GCK1 is output to the second node.
- the twelfth transistor M12 is in a normally-on state under the control of the low-level voltage of the first voltage terminal V1 (VGL), thereby storing the low-level voltage of the first node N1 in the first capacitor C1 and turning on the
- the nine transistor M9 outputs the high-level voltage of the second clock signal terminal GCB1 to the first signal output terminal Oput1.
- the seventh transistor M7 under the control of the low-level voltage of the first clock signal terminal GCK1, the seventh transistor M7 is turned on, and the low-level voltage of the first voltage terminal V1 (VGL) is output to the second node N2 and stored in the second node N2.
- the capacitor C2 and the eighth transistor M8 are turned on to output the high-level voltage of the second voltage terminal V2 (VGH) to the first signal output terminal Oput1.
- the level of the first scanning signal output by the first signal output terminal Oput1 is high in the first stage S1.
- the second stage S2 is the first stage S2
- the first capacitor C1 discharges the low level stored in the first stage S1 to the first node N1, the ninth transistor M9 remains on, and outputs the low level voltage of the second clock signal terminal GCB1 as a scan signal to the first signal The output terminal Oput1.
- the sixth transistor M6 is turned on to output the high-level voltage of the first clock signal terminal GCK1 to the second node N2, and the eighth transistor M8 is turned off.
- the level of the first scan signal output by the first signal output terminal Oput1 is low in the second stage S2.
- the third stage S3 is basically the same as the first stage S1
- the fourth stage S4 is basically the same as the second stage S2
- the fifth stage S5 is basically the same as the first stage S1
- the sixth stage S6 is basically the same as the second stage S2.
- the timing of the first scan signal output by the first signal output terminal Oput1 of the first shift register A is alternately changing between the working level and the non-working level, which is similar to the first scan in FIGS. 2c, 2d, and 3c.
- the signal of the terminal S1 has the same timing in the stages T1 to T6.
- the seventh transistor M7, the eighth transistor M8, and the second capacitor C2 are under the control of each control terminal, and the second node N2 is maintained Low-level potential, so that the first signal output terminal Oput1 continues to output a high-level voltage until the next image frame arrives; and under the control of the second node N2 and the low-level potential of the second clock signal terminal GCB1, through the tenth Under the action of the transistor M10, the eleventh transistor M11, and the first capacitor C1, the first node N1 maintains a high potential, and the ninth transistor M9 remains off.
- the third shift register C includes: a third input sub-circuit 103, a third output sub-circuit 203, a sixth control sub-circuit 306, a seventh control sub-circuit 307, and a second The reset sub-circuit 402, the second reset control sub-circuit 502, the first reverse sub-circuit 701, the second reverse sub-circuit 702, the first reverse control sub-circuit 801, and the second energy storage sub-circuit 602.
- the third input sub-circuit 103 is coupled to the third signal input terminal Iput3, the fifth node N5, and the fifth clock signal terminal ECK1.
- the third input sub-circuit 103 is configured to output the voltage of the third signal input terminal Iput3 to the fifth node N5 under the control of the voltage of the fifth clock signal terminal ECK1.
- the aforementioned third input sub-circuit 103 includes a twenty-first transistor M21.
- the control electrode of the twenty-first transistor M21 is coupled to the fifth clock signal terminal ECK1
- the first electrode of the twenty-first transistor M21 is coupled to the third signal input terminal Iput3
- the second electrode of the twenty-first transistor M21 is coupled to the third signal input terminal Iput3.
- the pole is coupled to the fifth node N5.
- the third output sub-circuit 203 is coupled to the fifth node N5, the seventh node N7, the sixth clock signal terminal ECB1, and the fifth voltage terminal V5 (VGL).
- the third output sub-circuit 203 is configured to output the voltage of the sixth clock signal terminal ECB1 to the seventh node N7 under the control of the voltage of the fifth node N5 and the fifth voltage terminal V5 (VGL).
- the third output sub-circuit 203 includes a twenty-fifth transistor M25, a twenty-eighth transistor M28, and a fourth capacitor C4.
- the control electrode of the twenty-eighth transistor M28 is coupled to the fifth voltage terminal V5 (VGL)
- the first electrode of the twenty-eighth transistor M28 is coupled to the fifth node N5
- the second electrode of the twenty-eighth transistor M28 is coupled to the fifth node N5.
- the electrode is coupled to the control electrode of the twenty-fifth transistor M25.
- the first pole of the twenty-fifth transistor M25 is coupled to the sixth clock signal terminal ECB1, and the second pole of the twenty-fifth transistor M25 is coupled to the seventh node N7.
- the first electrode of the fourth capacitor C4 is coupled to the seventh node N7, and the second electrode of the fourth capacitor C4 is coupled to the control electrode of the twenty-fifth transistor M25.
- the sixth control sub-circuit 306 is coupled to the fifth node N5, the sixth node N6, and the fifth clock signal terminal ECK1.
- the sixth control sub-circuit 306 is configured to output the voltage of the fifth clock signal terminal ECK1 to the sixth node N6 under the control of the voltage of the fifth node N5.
- the aforementioned sixth control sub-circuit 306 includes a twenty-second transistor M22.
- the control electrode of the twenty-second transistor M22 is coupled to the fifth node N5, the first electrode of the twenty-second transistor M22 is coupled to the sixth node N6, and the second electrode of the twenty-second transistor M22 is coupled to the fifth node N6.
- the clock signal terminal ECK1 is coupled.
- the seventh control sub-circuit 307 is coupled to the fifth node N5, the sixth node N6, the sixth clock signal terminal ECB1, and the sixth voltage terminal V6 (VGH).
- the seventh control sub-circuit 307 is configured to output the voltage of the sixth voltage terminal V6 (VGH) to the fifth node N5 under the control of the voltages of the sixth node N6 and the sixth clock signal terminal ECB1.
- the seventh control sub-circuit 307 includes a twenty-sixth transistor M26 and a twenty-seventh transistor M27.
- the control electrode of the twenty-sixth transistor M26 is coupled to the sixth node N6, the first electrode of the twenty-sixth transistor M26 is coupled to the sixth voltage terminal V6 (VGH), and the second electrode of the twenty-sixth transistor M26 is The pole is coupled to the first pole of the twenty-seventh transistor M27, the control pole of the twenty-seventh transistor M27 is coupled to the sixth clock signal terminal ECB1, and the second pole of the twenty-seventh transistor M27 is coupled to the fifth node N5 Pick up.
- the second reset sub-circuit 402 is coupled to the sixth node N6, the seventh node N7, and the sixth voltage terminal V6 (VGH).
- the second reset sub-circuit 402 is configured to output the voltage of the sixth voltage terminal V6 (VGH) to the seventh node N7 under the control of the voltage of the sixth node N6.
- the above-mentioned second reset sub-circuit 402 includes a twenty-fourth transistor M24 and a fifth capacitor C5.
- the control electrode of the twenty-fourth transistor M24 is coupled to the sixth node N6, the first electrode of the twenty-fourth transistor M24 is coupled to the sixth voltage terminal V6 (VGH), and the second electrode of the twenty-fourth transistor M24 is coupled to The seventh node N7 is coupled; the first pole of the fifth capacitor C5 is coupled to the sixth voltage terminal V6 (VGH), and the second pole of the fifth capacitor C5 is coupled to the seventh node N7.
- the second reset control sub-circuit 502 is coupled to the fifth voltage terminal V5 (VGL), the sixth node N6, and the fifth clock signal terminal ECK1.
- the second reset control sub-circuit 502 is configured to output the voltage of the fifth voltage terminal V5 (VGL) to the sixth node N6 under the control of the voltage of the fifth clock signal terminal ECK1.
- the second reset control sub-circuit 502 may include a twenty-third transistor M23.
- the control electrode of the twenty-third transistor M23 is coupled to the fifth clock signal terminal ECK1
- the first electrode of the twenty-third transistor M23 is coupled to the fifth voltage terminal V5 (VGL)
- the The second pole is coupled to the voltage of the sixth node N6.
- the first reverse sub-circuit 701 is coupled to the seventh node N7, the sixth voltage terminal V6 (VGH), and the third signal output terminal Oput3.
- the first inversion sub-circuit 701 is configured to output the voltage of the sixth voltage terminal V6 (VGH) to the third signal output terminal Oput3 under the control of the voltage of the seventh node N7.
- the above-mentioned first reverse sub-circuit 701 may include a thirty-first transistor M31.
- the control electrode of the thirty-first transistor M31 is coupled to the seventh node N7, the first electrode of the thirty-first transistor M31 is coupled to the sixth voltage terminal V6 (VGH), and the second electrode of the thirty-first transistor M31 The pole is coupled to the third signal output terminal Oput3.
- the above-mentioned second inversion sub-circuit 702 is coupled to the eighth node N8, the fifth voltage terminal V5 (VGL), and the third signal output terminal Oput3.
- the second inversion sub-circuit 702 is configured to output the voltage of the fifth voltage terminal V5 (VGL) to the third signal output terminal Oput3 under the control of the voltage of the eighth node N8.
- the above-mentioned second reverse sub-circuit 702 may include a thirty-second transistor M32.
- the control electrode of the thirty-second transistor M32 is coupled to the eighth node N8, the first electrode of the thirty-second transistor M32 is coupled to the fifth voltage terminal V5 (VGL), and the second electrode of the thirty-second transistor M32 is The pole is coupled to the third signal output terminal Oput3.
- the first reverse control sub-circuit 801 is connected to the seventh node N7, the eighth node N8, the fifth clock signal terminal ECK1, the sixth voltage terminal V6 (VGH), and the fifth voltage terminal. V5 (VGL) is coupled.
- the first reverse control sub-circuit 801 is configured to output the voltage of the sixth voltage terminal V6 (VGH) to the eighth node N8 under the control of the voltage of the seventh node N7; the first reverse control sub-circuit 801 It is also used to output the voltage of the fifth voltage terminal ECK1 to the eighth node N8 under the control of the voltage of the fifth clock signal terminal ECK1.
- the above-mentioned first reverse control sub-circuit 801 may include a twenty-ninth transistor M29 and a thirtieth transistor M30.
- the control electrode of the twenty-ninth transistor M29 is coupled to the seventh node N7
- the first electrode of the twenty-ninth transistor M29 is coupled to the sixth voltage terminal V6 (VGH)
- the second electrode of the twenty-ninth transistor M29 is
- the control electrode of the thirtieth transistor M30 is coupled to the fifth clock signal terminal ECK1
- the first electrode of the thirtieth transistor M30 is coupled to the fifth voltage terminal V5 (VGL)
- the third pole is coupled to the eighth node N8.
- the second electrode of the ten transistor M30 is coupled to the eighth node N8.
- the aforementioned second energy storage sub-circuit 602 is coupled to the sixth clock signal terminal ECB1 and the eighth node N8.
- the second energy storage sub-circuit 602 is configured to control the voltage of the eighth node N8 through the voltage of the sixth clock signal terminal ECB1.
- the aforementioned second energy storage sub-circuit 602 may include a sixth capacitor C6.
- the first pole of the sixth capacitor C6 is coupled to the eighth node N8, and the second pole of the sixth capacitor C6 is coupled to the sixth clock signal terminal ECB1.
- the light-emitting drive circuit ie, the first light-emitting drive circuit EOA1 or the second light-emitting drive circuit EOA2 that satisfies the aforementioned pixel drive circuit
- the cascade mode between the multi-stage third shift register C is not limited.
- the third signal input terminal Iput3 of the third shift register C of the first stage is coupled to the start signal terminal STV3 (refer to FIG. 5b); except for the third shift register of the first stage
- the third signal input terminal Iput3 of any third stage shift register C is coupled to the signal output terminal Oput3 of the previous stage third shift register C of the third stage shift register C.
- the output signal of the third shift register C can be: an inverted signal with the output signal of the first shift register A, therefore, for the third shift register C, as shown in FIG. 5a , Can be equivalent to coupling an inverter circuit directly after the first output terminal Oput1 of the first shift register A (that is, after the seventh node N7 in FIG. 5a) (see the aforementioned sub-circuits 602, 701 for specific circuit structures) , 702, and 801), just invert the potential of the seventh node N7 (consistent with the output potential of the first shift register A).
- the driving method of the first shift register A since the driving method of the first shift register A has been described above, the driving method of the circuit part before the seventh node N7 will not be repeated here. For details, please refer to the driving method of the first shift register A.
- An example is given for the reverse circuit part (the sub-circuit parts 602, 701, 702, and 801) coupled to the seventh node N7.
- the first stage S1 (the seventh node N7 is a high-level voltage)
- the thirtieth transistor M30 is turned on to output the low-level voltage of the fifth voltage terminal V5 (VGL) to the eighth node N8, and the thirty-second transistor M32 is turned on, and the low-level voltage of the fifth voltage terminal V5 (VGL) is output to the third signal output terminal Oput3. That is, in the first stage S1, the third signal output terminal Oput3 outputs a low-level voltage (inverse of the high-level voltage of the seventh node N7).
- Second stage S2 (The seventh node N7 is a low-level voltage)
- the thirty-first transistor M31 is turned on to output the high-level voltage of the sixth voltage terminal V6 (VGH) to the third signal output terminal Oput3. That is, in the second stage S2, the third signal output terminal Oput3 outputs a high-level voltage (inverted from the low-level voltage of the seventh node N7)
- the twenty-ninth transistor M29 is turned on to output the high-level voltage of the sixth voltage terminal V6 (VGH) to the eighth node.
- the thirty-second transistor M32 is turned off.
- the third stage S3 is basically the same as the first stage S1
- the fourth stage S4 is basically the same as the second stage S2
- the fifth stage S5 is basically the same as the first stage S1
- the sixth stage S6 is basically the same as the second stage S2.
- the timing of the first sub-control signal output by the third signal output terminal Oput3 of the third shift register C is alternately changed between the working level and the non-working level, which is the same as the signal of the first light-emitting control terminal EM1 in FIG. 2c.
- the thirtieth transistor M30 is periodically turned on by the voltage at the fifth clock signal terminal ECK1, and the voltage at the sixth clock signal terminal ECB1 is coupled through the sixth capacitor C6 to ensure the first
- the thirty-two transistor M32 is continuously turned on, and continuously outputs the low-level voltage of the fifth voltage terminal V5 (VGL) to the third signal output terminal Oput3.
- the fourth shift register 04 may include: a fourth input sub-circuit 104, a fourth output sub-circuit 204, an eighth control sub-circuit 308, a ninth control sub-circuit 309, and a tenth The control sub-circuit 3010, the eleventh control sub-circuit 3011, the third reset sub-circuit 503, the third energy storage sub-circuit 603, and the fourth energy storage sub-circuit 604.
- the fourth input sub-circuit 104 is coupled to the fourth signal input terminal Iput4, the tenth node N10, and the seventh clock signal terminal ECK2.
- the fourth input sub-circuit 104 is configured to output the signal of the fourth signal input terminal Iput4 to the tenth node N10 under the control of the voltage of the seventh clock signal terminal ECK2.
- the fourth input sub-circuit 104 may include a thirty-third transistor M33; wherein the control electrode of the thirty-third transistor M33 is coupled to the seventh clock signal terminal ECK2, and the thirty-third transistor The first pole of M33 is coupled to the fourth signal input terminal Iput4, and the second pole of the thirty-third transistor M33 is coupled to the tenth node N10.
- the fourth output sub-circuit 204 is coupled to the fourth signal output terminal Oput4, the eleventh node N11, and the eighth voltage terminal V8 (VGH).
- the fourth output sub-circuit 204 is configured to output the voltage of the eighth voltage terminal V8 (VGH) to the fourth signal output terminal Oput4 under the control of the voltage of the eleventh node N11.
- the fourth output sub-circuit 204 may include a forty-second transistor M42 and a fifth capacitor C5.
- the control electrode of the forty-second transistor M42 is coupled to the eleventh node N11
- the first electrode of the forty-second transistor M42 is coupled to the eighth voltage terminal V8 (VGH)
- the The two poles are coupled to the fourth signal output terminal Oput4
- the first pole of the fifth capacitor C5 is coupled to the eleventh node N11
- the second pole of the fifth capacitor C5 is coupled to the eighth voltage terminal V8 (VGH).
- the above-mentioned eighth control sub-circuit 308 is coupled to the ninth node N9, the tenth node N10, the seventh clock signal terminal ECK2, and the seventh voltage terminal V7 (VGL).
- the eighth control sub-circuit 308 is configured to output the voltage of the seventh clock signal terminal ECK2 to the ninth node N9 under the control of the voltage of the tenth node N10; the eighth control sub-circuit 308 is also configured to Under the control of the voltage of the seventh clock signal terminal ECK2, the voltage of the seventh voltage terminal V7 (VGL) is output to the ninth node N9.
- the eighth control sub-circuit 308 may include a thirty-fourth transistor M34 and a thirty-fifth transistor M35.
- the control electrode of the thirty-fourth transistor M34 is coupled to the tenth node N10, the first electrode of the thirty-fourth transistor M34 is coupled to the seventh clock signal terminal ECK2, and the second electrode of the thirty-fourth transistor M34 is coupled to the The ninth node N9 is coupled; the control electrode of the thirty-fifth transistor M35 is coupled to the seventh clock signal terminal ECK2, the first electrode of the thirty-fifth transistor M35 is coupled to the seventh voltage terminal V7 (VGL), and the third The second electrode of the fifteen transistor M35 is coupled to the ninth node N9.
- the ninth control sub-circuit 309 is coupled to the ninth node N9, the tenth node N10, the eighth voltage terminal V8 (VGH), and the eighth clock signal terminal ECB2.
- the ninth control sub-circuit 309 is configured to output the voltage of the eighth voltage terminal V8 (VGH) to the tenth node N10 under the control of the voltages of the ninth node N9 and the eighth clock signal terminal ECB2.
- the aforementioned ninth control sub-circuit 309 may include a thirty-sixth transistor M36 and a thirty-seventh transistor M37.
- the control electrode of the thirty-sixth transistor M36 is coupled to the ninth node N9, the first electrode of the thirty-sixth transistor M36 and the eighth voltage terminal V8 (VGH), and the second electrode of the thirty-sixth transistor M36 is connected to
- the first pole of the thirty-seventh transistor M37 is coupled
- the control pole of the thirty-seventh transistor M37 is coupled to the eighth clock signal terminal ECB2
- the second pole of the thirty-seventh transistor M37 is coupled to the tenth node N10.
- the tenth control sub-circuit 3010 is coupled to the ninth node N9, the eleventh node N11, and the eighth clock signal terminal ECB2.
- the tenth control sub-circuit 3010 is configured to output the voltage of the eighth clock signal terminal ECB2 to the eleventh node N11 under the control of the voltages of the ninth node N9 and the eighth clock signal terminal ECB2.
- the tenth control sub-circuit 3010 may include a thirty-eighth transistor M38 and a thirty-ninth transistor M39.
- the control electrode of the thirty-eighth transistor M38 is coupled to the ninth node N9, the first electrode of the thirty-eighth transistor M38 is coupled to the eighth clock signal terminal ECB2, and the second electrode of the thirty-eighth transistor M38 is coupled to The first pole of the thirty-ninth transistor M39 is coupled; the control pole of the thirty-ninth transistor M39 is coupled to the eighth clock signal terminal ECB2, and the second pole of the thirty-ninth transistor M39 is coupled to the eleventh node N11 .
- the eleventh control sub-circuit 3011 is coupled to the tenth node N10, the eleventh node N11, and the eighth voltage terminal V8 (VGH).
- the eleventh control sub-circuit 3011 is configured to output the voltage of the eighth voltage terminal V8 (VGH) to the eleventh node N11 under the control of the voltage of the tenth node N10.
- the above-mentioned eleventh control sub-circuit 3011 may include a fortieth transistor M40.
- the control electrode of the fortieth transistor M40 is coupled to the tenth node N10
- the first electrode of the fortieth transistor M40 is coupled to the eighth voltage terminal V8 (VGH)
- the second electrode of the fortieth transistor M40 is coupled to the Eleven node N11 is coupled.
- the third reset sub-circuit 503 is coupled to the fourth signal output terminal Oput4, the seventh voltage terminal V7 (VGL), and the tenth node N10.
- the third reset sub-circuit 503 is configured to output the voltage of the seventh voltage terminal V7 (VGL) to the fourth signal output terminal Oput4 under the control of the voltage of the tenth node N10.
- the aforementioned third reset sub-circuit 503 may include a forty-first transistor M41.
- the control electrode of the forty-first transistor M41 is coupled to the tenth node N10, the first electrode of the forty-first transistor M41 is coupled to the seventh voltage terminal V7 (VGL), and the second electrode of the forty-first transistor M41 is The pole is coupled to the fourth signal output terminal Oput4.
- the aforementioned third energy storage sub-circuit 603 is coupled to the ninth node N9 and the tenth control sub-circuit 3010, and the third energy storage sub-circuit 603 is configured to connect the ninth node N9 The voltage is stored; the third energy storage sub-circuit 603 is also used to discharge the ninth node N9.
- the aforementioned third energy storage sub-circuit 603 may include a seventh capacitor C7.
- the first pole of the seventh capacitor C7 is coupled to the ninth node N9, and the second pole of the seventh capacitor C7 is coupled to the second pole of the thirty-eighth transistor M38.
- the fourth energy storage sub-circuit 604 is coupled to the tenth node N10 and the eighth clock signal terminal ECB2.
- the fourth energy storage sub-circuit 604 is used to control the voltage of the tenth node N10 through the voltage of the eighth clock signal terminal ECB2.
- the fourth energy storage sub-circuit 604 may include an eighth capacitor C8.
- the first pole of the eighth capacitor C8 is coupled to the tenth node N10, and the second pole of the eighth capacitor C8 is coupled to the eighth clock signal terminal ECB2.
- the light-emitting drive circuit ie, the first light-emitting drive circuit EOA1 or the second light-emitting drive circuit EOA2 that satisfies the aforementioned pixel drive circuit
- the cascade mode between the multi-stage fourth shift register D is not limited.
- the fourth signal input terminal Iput4 of the fourth shift register D of the first stage is coupled to the start signal terminal STV4 (refer to FIG. 6b); except for the fourth shift register of the first stage
- the fourth signal input terminal Iput4 of the fourth shift register D of any stage is coupled to the fourth signal output terminal Oput4 of the fourth shift register of the previous stage of the fourth shift register of the stage.
- the driving method of 2c, T1 ⁇ T6 in Fig. 2d and Fig. 3c) includes:
- the first stage S1 is a first stage of the first stage S1:
- the 33rd transistor M33 Under the control of the low-level voltage of the seventh clock signal terminal ECK2, the 33rd transistor M33 is turned on, and the high-level voltage of the fourth signal input terminal Iput4 (for the fourth shift register of the first stage, Iput4 Input the STV4 signal, for the fourth shift register that is not the first stage, Iput4 inputs the output signal of the previous stage Oput4), and outputs it to the tenth node N10; the forty-first transistor M41 is turned off.
- the thirty-fifth transistor M35 is turned on to output the low-level voltage of the seventh voltage terminal V7 (VGL) to the ninth node N9 and store it in the The seventh capacitor C7 and the 38th transistor M38 are turned on.
- the fourth signal output terminal Oput4 is in the floating state in the first stage S1, and for the fourth shift register D of the subsequent stage, the fourth signal output The terminal Oput4 maintains the low-level voltage output of the previous stage (the previous image frame) in the first stage S1.
- the second stage S2 is the first stage S2
- the fourth signal output terminal Oput4 maintains the output state of the first stage S1.
- the third stage S3 is the third stage S3
- the seventh capacitor C7 discharges the low-level voltage stored in the first stage S1 to the ninth node N9, and the thirty-eighth transistor M38 remains on; at the same time, under the control of the low-level voltage of the eighth clock signal terminal ECB2 , The thirty-ninth transistor M39 is turned on, and the low-level voltage of the eighth clock signal terminal ECB2 is output to the eleventh node N11 and stored in the fifth capacitor C5.
- the forty-second transistor M42 is turned on to turn on the The high-level voltage of the eight voltage terminal V8 (VGH) is output to the fourth signal output terminal Oput4. That is, in the third stage S3, the fourth signal output terminal Oput4 outputs a high-level voltage.
- the thirty-sixth transistor M36 and the thirty-seventh transistor M37 are turned on, and the eighth voltage
- the high-level voltage of the terminal V8 (VGH) is output to the tenth node N10, and the forty-first transistor M41 is turned off.
- the fourth stage S4 is the fourth stage S4
- the fifth capacitor C5 discharges the low-level voltage stored in the third stage S3 to the eleventh node N11, the forty-second transistor M42 remains on, and the high-level voltage of the eighth voltage terminal V8 (VGH) is continuously output To the fourth signal output terminal Oput4. That is, in the fourth stage S4, the fourth signal output terminal Oput4 continues to output a high-level voltage.
- the fifth stage S5 and the sixth stage S6 repeat the processes of the third stage S3 and the fourth stage S4 in sequence; that is, in the fifth stage S5 and the sixth stage S6, the fourth signal output terminal Oput4 continuously outputs a high-level voltage.
- the seventh stage S7 is the seventh stage S7.
- the seventh capacitor C7 discharges the low-level voltage stored in the fifth stage S5 to the ninth node N9, and the thirty-eighth transistor M38 turns on; at the same time, under the control of the low-level voltage of the eighth clock signal terminal ECB2, the first The thirty-nine transistor M39 is turned on, and the low-level voltage of the eighth clock signal terminal ECB2 is output to the eleventh node N11 and stored in the fifth capacitor C5.
- the forty-second transistor M42 is turned on to transfer the eighth voltage
- the high-level voltage of the terminal V8 (VGH) is output to the fourth signal output terminal Oput4. That is, in the seventh stage S7, the fourth signal output terminal Oput4 continues to output a high-level voltage.
- the thirty-sixth transistor M36 and the thirty-seventh transistor M37 are turned on, and the eighth The high-level voltage of the voltage terminal V8 (VGH) is output to the tenth node N10, and the forty-first transistor M41 is turned off.
- the fifth capacitor C5 discharges the low-level voltage stored in the seventh stage S7 to the eleventh node N11, the forty-second transistor M42 is turned on, and outputs the high-level voltage of the eighth voltage terminal V8 (VGH) to the fourth The signal output terminal Oput4. That is, in the eighth stage S8, the fourth signal output terminal Oput4 continues to output a high-level voltage.
- the 33rd transistor M33 Under the control of the low-level voltage of the seventh clock signal terminal ECK2, the 33rd transistor M33 is turned on and outputs the low-level voltage of the fourth signal input terminal Iput4 to the tenth node N10; at the tenth node N10 Under the control of the low-level voltage, the forty-first transistor M41 is turned on to output the low-level voltage of the seventh voltage terminal V7 (VGL) to the fourth signal output terminal Oput4. That is, in the ninth stage S9, the fourth signal output terminal Oput4 outputs a low-level voltage.
- Tenth stage S10 The fourth signal output terminal Oput4 maintains the low-level voltage output state of the ninth stage S9.
- the tenth node N10 is controlled to maintain the low-level voltage through the coupling effect of the eighth capacitor C8, and the forty-first transistor M41 maintains Turn on, and output the low-level voltage of the seventh voltage terminal V7 (VGL) to the fourth signal output terminal Oput4. That is, in the eleventh stage S11, the fourth signal output terminal Oput4 outputs a low-level voltage.
- the fourth shift register D After the eleventh stage S11, the fourth shift register D periodically repeats the processes of the tenth stage S10 and the eleventh stage S11, and the fourth signal output terminal Oput4 continues to output a low-level voltage until the next image frame arrives. .
- the timing of the second sub-control signal output by the fourth signal output terminal Oput4 of the fourth shift register D is high in the stages S3 to S8, which is the same as the signal of the second light-emitting control terminal EM2 in FIG. 2c.
- the signal of the first light-emitting control terminal EM1 in FIG. 2d and the signal of the first light-emitting control terminal EM1 in FIG. 3c are the same in the time sequence of the stages T1 to T6.
- the second shift register B may include: a second input sub-circuit 102, a second output sub-circuit 202, a third control sub-circuit 303, and a fourth control Sub-circuit 304, fifth control sub-circuit 305, twelfth control sub-circuit 3012, first storage sub-circuit 601, third reverse sub-circuit 703, fourth reverse sub-circuit 704, second reverse control sub-circuit 802, a third reset sub-circuit 504, a fifth energy storage sub-circuit 605, and a sixth energy storage sub-circuit 606.
- the second input sub-circuit 102 is coupled to the second signal input terminal Iput2, the fourth node N4, and the third clock signal terminal GCK2.
- the second input sub-circuit 102 is configured to output the voltage of the second signal input terminal Iput2 to the fourth node N4 under the control of the voltage of the third clock signal terminal GCK2.
- the second input sub-circuit 102 may include a thirteenth transistor M13; the control electrode of the thirteenth transistor M13 is coupled to the third clock signal terminal GCK2, and the first electrode of the thirteenth transistor M13 It is coupled to the second signal input terminal Iput2, and the second pole of the thirteenth transistor M13 is coupled to the fourth node N4.
- the above-mentioned second output sub-circuit 202 is coupled to the twelfth node N12, the fourth voltage terminal V4 (VGH), and the thirteenth node N13; the second output sub-circuit 202 is configured To output the voltage of the fourth voltage terminal V4 (VGH) to the thirteenth node N13 under the control of the voltage of the twelfth node N12.
- the aforementioned second output sub-circuit 202 may include a forty-third transistor M43.
- the control electrode of the forty-third transistor M43 is coupled to the twelfth node N12
- the first electrode of the forty-third transistor M43 is coupled to the fourth voltage terminal V4 (VGH)
- the The two poles are coupled to the thirteenth node N13.
- the above-mentioned twelfth control sub-circuit 3012 is coupled to the fourth node N4, the fourth voltage terminal V4 (VGH), and the twelfth node N12.
- the second output sub-circuit 202 is configured to output the voltage of the fourth voltage terminal V4 (VGH) to the twelfth node N12 under the control of the voltage of the fourth node N4.
- the above-mentioned twelfth control sub-circuit 3012 may include an eighteenth transistor M18.
- the control electrode of the eighteenth transistor M18 is coupled to the fourth node N4
- the first electrode of the eighteenth transistor M18 is coupled to the fourth voltage terminal V4 (VGH)
- the second electrode of the eighteenth transistor M18 is coupled to the fourth node N4. Twelve nodes N12 are coupled.
- the third control sub-circuit 303 is coupled to the fourth node N4, the third clock signal terminal GCK2, the third node N3, and the third voltage terminal V3 (VGL).
- the third control subcircuit 303 is configured to output the voltage of the third clock signal terminal GCK2 to the third node N3 under the control of the fourth node N4; the third control subcircuit 303 is also configured to output the voltage of the third clock signal terminal GCK2 to the third node N3; Under the control of the voltage of the signal terminal GCK2, the voltage of the third voltage terminal V3 (VGL) is output to the third node N3.
- the third control sub-circuit 303 may include a fourteenth transistor M14 and a fifteenth transistor M15.
- the control electrode of the fourteenth transistor M14 is coupled to the fourth node N4, the first electrode of the fourteenth transistor M14 is coupled to the third clock signal terminal GCK2, and the second electrode of the fourteenth transistor M14 is coupled to the third node N3 is coupled.
- the control electrode of the fifteenth transistor M15 is coupled to the third clock signal terminal GCK2, the first electrode of the fifteenth transistor M15 is coupled to the third voltage terminal V3 (VGL), and the second electrode of the fifteenth transistor M15 is coupled to the Three-node N3 coupling.
- the fourth control sub-circuit 304 is coupled to the third node N3, the fourth voltage terminal V4 (VGH), the fourth clock signal terminal GCB2, and the fourth node N4.
- the fourth control sub-circuit 304 is configured to output the voltage of the fourth voltage terminal V4 (VGH) to the fourth node N4 under the control of the voltage of the third node N3 and the fourth clock signal terminal GCB2.
- the aforementioned fourth control sub-circuit 304 may include a sixteenth transistor M16 and a seventeenth transistor M17.
- the control electrode of the sixteenth transistor M16 is coupled to the third node N3, the first electrode of the sixteenth transistor M16 is coupled to the voltage of the fourth voltage terminal V4 (VGH), and the second electrode of the sixteenth transistor M16 It is coupled to the first pole of the seventeenth transistor M17.
- the control electrode of the seventeenth transistor M17 is coupled to the fourth clock signal terminal GCB2, and the second electrode of the seventeenth transistor M17 is coupled to the fourth node N4.
- the fifth control sub-circuit 305 is coupled to the third node N3, the twelfth node N12, and the fourth clock signal terminal GCB2.
- the fifth control sub-circuit 305 is configured to output the voltage of the fourth clock signal terminal GCB2 to the twelfth node N12 under the control of the voltages of the third node N3 and the fourth clock signal terminal GCB2.
- the fifth control sub-circuit 305 may include a nineteenth transistor M19 and a twentieth transistor M20.
- the control electrode of the nineteenth transistor M19 is coupled to the fourth clock signal terminal M19
- the first electrode of the nineteenth transistor M19 is coupled to the twelfth node N12
- the second electrode of the nineteenth transistor M19 is coupled to the second node N12.
- the first pole of the ten transistor M20 is coupled
- the control pole of the twentieth transistor M20 is coupled to the third node N3
- the second pole of the twentieth transistor M20 is coupled to the fourth clock signal terminal GCB2.
- the first energy storage sub-circuit 601 is coupled to the third node N3 and the fifth control sub-circuit 305.
- the first energy storage sub-circuit 601 is configured to store the voltage of the third node N3, and the first energy storage sub-circuit 601 is also used to discharge the third node N3.
- the aforementioned first energy storage sub-circuit 601 may include a third capacitor C3.
- the first pole of the third capacitor C3 is coupled to the third node N3, and the second pole of the third capacitor C3 is coupled to the first pole of the twentieth transistor M20.
- the third reverse sub-circuit 703 is coupled to the thirteenth node N13, the fourth voltage terminal V4 (VGH), and the second signal output terminal Oput2 (that is, the aforementioned Oputb).
- the third inversion sub-circuit 703 is configured to output the voltage of the fourth voltage terminal V4 (VGH) to the second signal output terminal Oput2 under the control of the voltage of the thirteenth node N13.
- the aforementioned third inverting sub-circuit 703 may include a forty-seventh transistor M47.
- the control electrode of the forty-seventh transistor M47 is coupled to the thirteenth node N13, the first electrode of the forty-seventh transistor M47 is coupled to the fourth voltage terminal V4 (VGH), and the The two poles are coupled to the second signal output terminal Oput2.
- the fourth inverting sub-circuit 704 is coupled to the fourteenth node N14, the third voltage terminal V3 (VGL), and the second signal output terminal Oput2; the fourth inverting sub-circuit 704 is configured to output the voltage of the third voltage terminal V3 (VGL) to the second signal output terminal Oput2 under the control of the voltage of the fourteenth node N14.
- the above-mentioned fourth reverse sub-circuit 704 may include a forty-eighth transistor M48.
- the control electrode of the forty-eighth transistor M48 is coupled to the fourteenth node N14, the first electrode of the forty-eighth transistor M48 is coupled to the third voltage terminal V3 (VGL), and the Two poles and the second signal output terminal Oput2.
- the above-mentioned second reverse control sub-circuit 802 interacts with the thirteenth node N13, the fourteenth node N14, the third clock signal terminal ECK2, the third voltage terminal V3 (VGL), and the fourth The voltage terminal V4 (VGH) is coupled.
- the second reverse control sub-circuit 802 is configured to output the voltage of the fourth voltage terminal V4 (VGH) to the fourteenth node N14 under the control of the voltage of the thirteenth node N13; the second reverse control sub-circuit
- the circuit 802 is also configured to output the voltage of the third voltage terminal V3 (VGL) to the fourteenth node N14 under the control of the voltage of the third clock signal terminal ECK2.
- the second reverse control sub-circuit 802 may include a forty-fifth transistor M45 and a forty-sixth transistor M46.
- the control electrode of the forty-fifth transistor M45 is coupled to the thirteenth node N13
- the first electrode of the forty-fifth transistor M45 is coupled to the fourth voltage terminal V4 (VGH)
- the first electrode of the forty-fifth transistor M45 is coupled to the fourth voltage terminal V4 (VGH).
- the two poles are coupled to the fourteenth node N14.
- the control electrode of the forty-sixth transistor M46 is coupled to the third clock signal terminal ECK2, the first electrode of the forty-sixth transistor M46 is coupled to the third voltage terminal, and the second electrode of the forty-sixth transistor M46 is coupled to the tenth terminal ECK2.
- Four nodes N14 are coupled.
- the third reset sub-circuit 504 is coupled to the fourth node N4, the third voltage terminal V3 (VGL), and the thirteenth node N13.
- the third reset sub-circuit 504 is configured to output the voltage of the third voltage terminal V3 (VGL) to the thirteenth node N13 under the control of the voltage of the fourth node N4.
- the aforementioned third reset sub-circuit 504 includes a forty-fourth transistor M44.
- the control electrode of the forty-fourth transistor M44 is coupled to the fourth node N4, the first electrode of the forty-fourth transistor M44 is coupled to the third voltage terminal V3 (VGL), and the second electrode of the forty-fourth transistor M44 is coupled to the third voltage terminal V3 (VGL).
- the pole is coupled to the thirteenth node N13.
- the fifth energy storage sub-circuit 605 is coupled to the fourth node N4 and the third clock signal terminal ECK2, and the fifth energy storage sub-circuit 605 is configured to pass through the third clock signal
- the voltage of the terminal ECK2 controls the voltage of the fourth node N4.
- the fifth energy storage sub-circuit 605 may include a ninth capacitor C9.
- the first pole of the ninth capacitor C9 is coupled to the fourth node N4, and the second pole of the ninth capacitor C9 is coupled to the third clock signal terminal ECK2.
- the sixth energy storage sub-circuit 606 is coupled to the fourteenth node N14 and the fourth clock signal terminal ECB2, and the sixth energy storage sub-circuit 606 is configured to pass the fourth clock signal
- the voltage of the terminal ECB2 controls the voltage of the fourteenth node N14.
- the sixth energy storage sub-circuit 606 includes a tenth capacitor C10.
- the first pole of the tenth capacitor C10 is coupled to the fourteenth node N14, and the second pole of the tenth capacitor C10 is coupled to the fourth clock signal terminal ECB2.
- the cascading manner of the multi-stage second shift register B in the second gate driving circuit GOA2 is not limited.
- the second signal input terminal Iput2 of the second shift register B of the first stage is coupled to the start signal terminal STV2; except for the second shift register B of the first stage,
- the second signal input terminal Iput2 of the second shift register B of any stage is coupled to the second signal output terminal Oput2 of the second shift register A of the previous stage of the second shift register B of the stage.
- the output signal of the second shift register B can be: the inverted signal of the output signal of the fourth shift register D. Therefore, for the second shift register B, as shown in FIG. 7a, It can be equivalent to coupling an inverting circuit directly after the fourth output terminal Oput4 of the fourth shift register D (that is, after the thirteenth node N13 in FIG. 7a) (see the aforementioned sub-circuits 606, 703 for the specific circuit structure) , 704, and 802), the potential of the thirteenth node N13 (which is consistent with the output potential of the fourth shift register D) can be inverted (refer to Figure 7b).
- the reverse circuit (parts 606, 703, 704, and 802) after the second shift register B is coupled to the thirteenth node N13 can be set to be the same as that after the seventh node N7 of the third shift register C.
- the structure of the reverse circuit (parts 602, 701, 702, and 801) is the same.
- the second shift register B of the present disclosure may be equivalent to being coupled to the third shift register C after the fourth output terminal Oput4 of the fourth shift register D.
- the reverse circuit part (602, 701, 702, 801 part) because the foregoing embodiment has already used the driving method of the fourth shift register D, and the reverse circuit part (602, 701, The driving methods of parts 702 and 801) have been described. Therefore, the specific driving method of the second shift register B will not be repeated here. For details, please refer to the foregoing embodiment.
- the second scan signal output by the second output terminal Oput2 of the second shift register B has a low level in the stages S3 to S8, which is in line with the signal at the second scan terminal in FIG. 3c
- the sequence of stages T1 to T6 is consistent.
- the transistor in the present disclosure may be an enhancement transistor or a depletion transistor; the first electrode of the above-mentioned transistor may be the source, the second electrode may be the drain, or the first electrode of the above-mentioned transistor It can be the drain electrode and the source electrode of the second electrode, which is not limited in the present disclosure.
- the transistors are turned on and off (on and off). All transistors are P-type transistors. In the embodiments of the present disclosure, the transistors may also be N-type. When all transistors are N-type, it is necessary to Each control signal can be reversed.
- Some embodiments of the present disclosure also provide a driving method of a display driving circuit, including:
- the pixel driving circuit 10 includes at least one sub-bias phase R during the reset phase.
- the first scan signal is input to the first scan terminal S1 through the first gate drive circuit GOA1
- the third scan signal S3 is input to the third scan terminal through the first gate drive circuit GOA1, and is driven by the first light emission.
- the circuit EOA1 inputs the first emission control signal to the first emission control terminal EM1, and inputs the second emission control signal to the second emission control terminal EM2 through the second emission drive circuit EOA1, and controls the drive transistor DTFT of the pixel drive circuit to bias each sub-bias Phase R is in a biased state.
- the level of the first scan signal in each sub-bias stage R is the non-operating level, and the level of the third scan signal in each sub-bias stage R It is the working level; the level of the first light-emitting control signal in each sub-bias stage R is the working level, and the level of the second light-emitting control signal in the reset stage is the non-working level.
- the driving transistor DTFT is in an on-bias state in each sub-bias stage under the control of the first scan signal, the third scan signal, the first light emission control signal and the second light emission control signal.
- the level of the first scan signal in each sub-bias stage is the non-operating level, and the level of the third scan signal in each sub-bias stage is the operating level;
- the level of the light-emitting control signal in the reset phase is the non-operating level, and the level of the second light-emitting control signal in each sub-bias phase is the working level;
- the driving transistor is at the first scan signal, third scan signal, and first scan signal. Under the control of the light emission control signal and the second light emission control signal, it is in an off-bias state in each sub-bias stage.
- the display driving circuit further includes a second gate driving circuit GOA2
- the pixel driving circuit further includes a second scanning terminal S2
- the level of the first scan signal in each sub-bias stage is the non-operating level
- the level of the second scan signal in the reset stage is the operating level
- the level of the third scan signal in each sub-bias stage is the operating voltage Level
- the level of the first light-emitting control signal in the reset phase is a non-operating level
- the level of the second light-emitting control signal in each sub-bias phase is a working level.
- the driving transistor is under the control of the first scan signal, the second scan signal, the third scan signal, the first light emission control signal and the second light emission control signal, and is in an off-bias state in each sub-bias stage .
- a person of ordinary skill in the art can understand that all or part of the steps in the above method embodiments can be implemented by a program instructing relevant hardware.
- the foregoing program can be stored in a computer readable storage medium. When the program is executed, it is executed. Including the steps of the foregoing method embodiment; and the foregoing storage medium includes: ROM, RAM, magnetic disk, or optical disk and other media that can store program codes.
- some embodiments of the present disclosure provide a display device 300 which includes the display driving circuit 01 provided by the present disclosure.
- the display device has the same technical effect as the display driving circuit, and can avoid the problem of short-term image retention caused by the hysteresis effect of the driving transistor during the screen switching process, thereby improving the display effect of the display device.
- the display device may be a TV, a mobile phone, a computer, a notebook computer, a tablet computer, a personal digital assistant (PDA), a vehicle-mounted computer, and the like.
- the display device includes a frame, a display panel, a circuit board, a display driving circuit, and other electronic accessories arranged in the frame.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
Abstract
Description
Claims (19)
- 一种显示驱动电路,包括:多个像素驱动电路、第一栅极驱动电路、第一发光驱动电路和第二发光驱动电路;其中,所述多个像素驱动电路排列成N行,N为正整数;像素驱动电路包括驱动晶体管、第一发光控制端、第二发光控制端、第一扫描端和第三扫描端;所述第一栅极驱动电路包括级联的N个移位寄存器;其中,第n级移位寄存器的信号输出端与第n行像素驱动电路的第一扫描端耦接,该信号输出端被配置为输出第一扫描信号,1≤n≤N,n为正整数;除第N级移位寄存器之外的其他移位寄存器中,第n级移位寄存器的信号输出端与第n+1行像素驱动电路的第三扫描端耦接;所述第一发光驱动电路包括级联的N个移位寄存器;其中,第n级移位寄存器的信号输出端与第n行像素驱动电路的第一发光控制端耦接,该信号输出端被配置为输出第一发光控制信号;所述第二发光驱动电路包括级联的N个移位寄存器;其中,第n级移位寄存器的信号输出端与第n行像素驱动电路的第二发光控制端耦接,该信号输出端被配置为输出第二发光控制信号;所述驱动晶体管至少在来自所述第一扫描端、所述第三扫描端、所述第一发光控制端、所述第二发光控制端的信号的控制下,在复位阶段处于偏置状态。
- 根据权利要求1所述的显示驱动电路,其中,所述驱动晶体管在来自所述第一扫描端、所述第三扫描端、所述第一发光控制端、所述第二发光控制端的信号的控制下,在复位阶段处于偏置状态;所述像素驱动电路还包括:第一发光控制晶体管、第二发光控制晶体管、第一晶体管、第二晶体管、第三晶体管、第四晶体管和存储电容;所述第一发光控制晶体管的控制极与第一发光控制端耦接,所述第一发光控制晶体管的第一极与第一电源电压端耦接,所述第一发光控制晶体管的第二极与所述驱动晶体管的第一极耦接;所述第二发光控制晶体管的控制极与第二发光控制端耦接,所述第二发光控制晶体管第一极与所述驱动晶体管的第二极耦接,所述第二发光控制晶体管第二极与有机发光二极管的第一极耦接;所述第一晶体管的控制极与所述第一扫描端耦接,所述第一晶体管第一极与数据信号端耦接,所述第一晶体管第二极与所述驱动晶体管的第一极耦接;所述第二晶体管的控制极与所述第一扫描端耦接;所述第二晶体管的第 一极与所述驱动晶体管的控制极耦接,所述第二晶体管的第二极与所述驱动晶体管的第二极耦接;所述第三晶体管的控制极与所述第三扫描端耦接,所述第三晶体管的第一极与初始电压端耦接,所述第三晶体管的第二极与所述有机发光二极管的第一极耦接;所述第四晶体管的控制极与所述第三扫描端耦接,所述第四晶体管的第一极与所述初始电压端耦接,所述第四晶体管的第二极与所述驱动晶体管的控制极耦接;所述存储电容的第一极与所述第一电源电压端耦接,所述存储电容的第二极与所述驱动晶体管的控制极耦接;所述有机发光二极管的第二极与第二电源电压端耦接。
- 根据权利要求1所述的显示驱动电路,其中,所述像素驱动电路还包括所述第二扫描端;所述驱动晶体管在来自所述第一扫描端、所述第二扫描端、所述第三扫描端、所述第一发光控制端、所述第二发光控制端的信号的控制下,在复位阶段处于偏置状态;所述显示驱动电路还包括:第二栅极驱动电路,所述第二栅极驱动电路包括级联的N个移位寄存器;其中,第n级移位寄存器的信号输出端与第n行像素驱动电路的第二扫描端耦接,且该信号输出端被配置为输出第二扫描信号。
- 根据权利要求3所述的显示驱动电路,其中,所述像素驱动电路还包括:第一发光控制晶体管、第二发光控制晶体管、第一晶体管、第二晶体管、第三晶体管和存储电容;所述第一发光控制晶体管的控制极与第一发光控制端耦接,所述第一发光控制晶体管的第一极与第一电源电压端耦接,所述第一发光控制晶体管的第二极与所述驱动晶体管的第一极耦接;所述第二发光控制晶体管的控制极与第二发光控制端耦接,所述第二发光控制晶体管第一极与所述驱动晶体管的第二极耦接,所述第二发光控制晶体管第二极与有机发光二极管的第一极耦接;所述第一晶体管的控制极与所述第一扫描端耦接,所述第一晶体管第一极与数据信号端耦接,所述第一晶体管第二极与所述驱动晶体管的第一极耦接;所述第二晶体管的控制极与所述第二扫描端耦接;所述第二晶体管的第一极与所述驱动晶体管的控制极耦接,所述第二晶体管的第二极与所述驱动 晶体管的第二极耦接;所述第三晶体管的控制极与所述第三扫描端耦接,所述第三晶体管的第一极与初始电压端耦接,所述第三晶体管的第二极与所述有机发光二极管的第一极耦接;所述存储电容的第一极与所述第一电源电压端耦接,所述存储电容的第二极与所述驱动晶体管的控制极耦接;所述有机发光二极管的第二极与第二电源电压端耦接。
- 根据权利要求1~4中任一项所述的显示驱动电路,其中,所述第一栅极驱动电路包括级联的第一移位寄存器;第一移位寄存器包括:第一输入子电路、第一输出子电路、第一控制子电路、第二控制子电路、第一复位子电路和第一复位控制子电路;所述第一输入子电路与第一信号输入端、第一节点和第一时钟信号端耦接;所述第一输入子电路被配置为,在所述第一时钟信号端的电压的控制下,将所述第一信号输入端的电压输出至所述第一节点;所述第一输出子电路与所述第一节点、第一信号输出端、第二时钟信号端和第一电压端耦接;所述第一输出子电路被配置为,在所述第一节点和所述第一电压端的电压控制下,将所述第二时钟信号端的电压输出至所述第一信号输出端;所述第一控制子电路与所述第一节点、第二节点和所述第一时钟信号端耦接;所述第一控制子电路被配置为在所述第一节点的电压控制下,将所述第一时钟信号端的电压输出至所述第二节点;所述第二控制子电路与所述第二节点、所述第一节点、所述第二时钟信号端和第二电压信号端耦接;所述第二控制子电路被配置为在所述第二节点和所述第二时钟信号端的电压的控制下,将所述第二电压端的电压输出至所述第一节点;所述第一复位控制子电路与第一电压端、所述第二节点和所述第一时钟信号端耦接;所述第一复位控制子电路被配置为在所述第一时钟信号端的电压的控制下,将所述第一电压端的电压输出至所述第二节点;所述第一复位子电路与所述第二节点、所述第二电压端和所述第一信号输出端耦接;所述第一复位子电路被配置为在所述第二节点的电压的控制下,将所述第二电压端的电压输出至所述第一信号输出端。
- 根据权利要求5所述的显示驱动电路,其中,所述第一输入子电路包括第五晶体管;所述第五晶体管的控制极与所述 第一时钟信号端耦接,所述第五晶体管的第一极与所述第一信号输入端耦接,所述第五晶体管的第二极与所述第一节点耦接;所述第一控制子电路包括第六晶体管;所述第六晶体管的控制极与所述第一节点耦接,所述第六晶体管的第一极与所述第二节点耦接,所述第八晶体管的第二极与所述第一时钟信号端耦接;所述第一复位控制子电路包括第七晶体管;所述第七晶体管的控制极与所述第一时钟信号端耦接,所述第七晶体管的第一极与所述第一电压端耦接,所述第七晶体管的第二极与所述第二节点耦接;所述第一复位子电路包括第八晶体管和第二电容;所述第八晶体管的控制极与所述第二节点耦接,所述第八晶体管的第一极与所述第二电压端耦接,所述第八晶体管的第二极与所述第一信号输出端耦接;所述第二电容的第一极与所述第二节点耦接,所述第二电容的第二极与所述第二电压端耦接;所述第二控制子电路包括第十晶体管和第十一晶体管;所述第十晶体管的控制极与所述第二节点耦接,所述第十晶体管的第一极与所述第二电压端耦接,所述第十晶体管的第二极与所述第十一晶体管的第一极耦接;所述第十一晶体管的控制极与所述第二时钟信号端耦接,所述第十一晶体管的第二极与所述第一节点耦接;所述第一输出子电路包括第九晶体管、第十二晶体管和第一电容;所述第九晶体管的控制极与所述第十二晶体管的第一极耦接,所述第九晶体管的第一极与所述第二时钟信号端耦接,所述第九晶体管的第二极与所述第一信号输出端耦接;所述第十二晶体管的控制极与所述第一电压端耦接,所述第十二晶体管的第二极与所述第一节点耦接;所述第一电容的第一极与所述第九晶体管的控制极耦接,所述第一电容的第二极与所述第一信号输出端耦接。
- 根据权利要求2所述的显示驱动电路,其中,所述驱动晶体管在所述第一扫描端、所述第三扫描端、所述第一发光控制端、所述第二发光控制端的信号的控制下,在复位阶段处于开态偏置状态或关态偏置状态。
- 根据权利要求3或4所述的显示驱动电路,其中,所述驱动晶体管在所述第一扫描端、所述第二扫描端、所述第三扫描端、所述第一发光控制端、所述第二发光控制端的信号的控制下,在复位阶段处于关态偏置状态。
- 根据权利要求7或8所述的显示驱动电路,其中,所述第一发光驱动电路包括级联的第三移位寄存器,所述第二发光驱动 电路包括级联的第四移位寄存器;所述第三移位寄存器被配置为在复位阶段输出第一子控制信号,作为所述第一发光控制信号,所述第四移位寄存器被配置为在复位阶段输出第二子控制信号,作为所述第二发光控制信号,以控制所述驱动晶体管处于开态偏置状态;或者,所述第一发光驱动电路包括级联的第四移位寄存器,所述第二发光驱动电路包括级联的第三移位寄存器;所述第三移位寄存器被配置为在复位阶段输出第一子控制信号,作为所述第二发光控制信号,所述第四移位寄存器被配置为在复位阶段输出第二子控制信号,作为所述第一发光控制信号,以控制所述驱动晶体管处于关态偏置状态。
- 根据权利要求9所述的显示驱动电路,其中,所述第三移位寄存器包括:第三输入子电路、第三输出子电路、第六控制子电路、第七控制子电路、第二复位子电路、第二复位控制子电路、第一反向子电路、第二反向子电路、第一反向控制子电路和第二储能子电路;所述第三输入子电路与第三信号输入端、第五节点和第五时钟信号端耦接;所述第三输入子电路被配置为在所述第五时钟信号端的电压的控制下,将所述第三信号输入端的电压输出至所述第五节点;所述第三输出子电路与所述第五节点、第七节点、第六时钟信号端和第五电压端耦接;所述第三输出子电路被配置为,在所述第五节点和所述第五电压端的电压的控制下,将所述第六时钟信号端的电压输出至所述第七节点;所述第六控制子电路与所述第五节点、第六节点和所述第五时钟信号端耦接;所述第六控制子电路被配置为在所述第五节点的电压的控制下,将所述第五时钟信号端的电压输出至所述第六节点;所述第七控制子电路与所述第五节点、所述第六节点、所述第六时钟信号端和第六电压端耦接;所述第七控制子电路被配置为在所述第六节点和所述第六时钟信号端的电压的控制下,将所述第六电压端的电压输出至所述第五节点;所述第二复位子电路与所述第六节点、所述第七节点和所述第六电压端耦接;所述第二复位子电路被配置为在所述第六节点的电压的控制下,将所述第六电压端的电压输出至所述第七节点;所述第二复位控制子电路与所述第五电压端、所述第六节点和所述第五 时钟信号端耦接;所述第二复位控制子电路被配置为在所述第五时钟信号端的电压的控制下,将所述第五电压端的电压输出至所述第六节点;所述第一反向子电路与所述第七节点、所述第六电压端和第三信号输出端耦接;所述第一反向子电路被配置为在所述第七节点的电压的控制下,将所述第六电压端的电压输出至所述第三信号输出端;所述第二反向子电路与第八节点、所述第五电压端和所述第三信号输出端耦接;所述第二反向子电路被配置为在所述第八节点的电压的控制下,将所述第五电压端的电压输出至所述第三信号输出端;所述第一反向控制子电路与所述第七节点、所述第八节点、所述第五时钟信号端、所述第六电压端和所述第五电压端耦接;所述第一反向控制子电路被配置为在所述第七节点的电压的控制下,将所述第六电压端的电压输出至所述第八节点;还被配置为在所述第五时钟信号端的电压的控制下,将所述第五电压端的电压输出所述第八节点;所述第二储能子电路与所述第六时钟信号端和所述第八节点耦接;所述第二储能子电路被配置为通过所述第六时钟信号端的电压对所述第八节点的电压进行控制。
- 根据权利要求10所述的显示驱动电路,其中,所述第三输入子电路包括第二十一晶体管;所述第二十一晶体管的控制极与所述第五时钟信号端耦接,所述第二十一晶体管的第一极与所述第三信号输入端耦接,所述第二十一晶体管的第二极与所述第五节点耦接;所述第六控制子电路包括第二十二晶体管;所述第二十二晶体管的控制极与所述第五节点耦接,所述第二十二晶体管的第一极与所述第六节点耦接,所述第二十二晶体管的第二极与所述第五时钟信号端耦接;所述第七控制子电路包括第二十六晶体管和第二十七晶体管;所述第二十六晶体管的控制极与所述第六节点耦接,所述第二十六晶体管的第一极与所述第六电压端耦接,所述第二十六晶体管的第二极与所述第二十七晶体管的第一极耦接;所述第二十七晶体管的控制极与所述第六时钟信号端耦接,所述第二十七晶体管的第二极与所述第五节点耦接;所述第二复位子电路包括第二十四晶体管和第五电容;所述第二十四晶体管的控制极与所述第六节点耦接,所述第二十四晶体管的第一极与所述第六电压端耦接,所述第二十四晶体管的第二极与所述第七节点耦接;所述第五电容的第一极与所述第六电压端耦接,所述第五电容的第二极与所述第七节点耦接;所述第二复位控制子电路包括第二十三晶体管;所述第二十三晶体管的控制极与所述第五时钟信号端耦接,所述第二十三晶体管的第一极与所述第五电压端耦接,所述第二十三晶体管的第二极与所述第六节点的电压耦接;所述第三输出子电路包括第二十五晶体管、第二十八晶体管和第四电容;所述第二十八晶体管的控制极与所述第五电压端耦接,所述第二十八晶体管的第一极与所述第五节点耦接,所述第二十八晶体管的第二极与所述第二十五晶体管的控制极耦接;所述第二十五晶体管的第一极与所述第六时钟信号端耦接,所述第二十五晶体管的第二极与所述第七节点耦接;所述第四电容的第一极与所述第七节点耦接,所述第四电容的第二极与所述第二十五晶体管的控制极耦接;所述第一反向子电路包括第三十一晶体管;所述第三十一晶体管的控制极与所述第七节点耦接,所述第三十一晶体管的第一极与所述第六电压端耦接,所述第三十一晶体管的第二极与所述第三信号输出端耦接;所述第二反向子电路包括第三十二晶体管;所述第三十二晶体管的控制极与所述第八节点耦接,所述第三十二晶体管的第一极与所述第五电压端耦接,所述第三十二晶体管的第二极与所述第三信号输出端耦接;所述第一反向控制子电路包括第二十九晶体管和第三十晶体管;所述第二十九晶体管的控制极与所述第七节点耦接,所述第二十九晶体管的第一极与所述第六电压端耦接,所述第二十九晶体管的第二极与所述第八节点耦接;所述第三十晶体管的控制极与所述第五时钟信号端耦接,第一极与所述第五电压端耦接,第二极与所述第八节点耦接所述第二储能子电路包括第六电容;所述第六电容的第一极与所述第八节点,所述第六电容的第二极与所述第六时钟信号端耦接。
- 根据权利要求9所述的显示驱动电路,其中,所述第四移位寄存器包括:第四输入子电路,第四输出子电路、第八控制子电路、第九控制子电路、第十控制子电路、第十一控制子电路、第三复位子电路、第三储能子电路和第四储能子电路;所述第四输入子电路与第四信号输入端、第十节点和第七时钟信号端耦接;所述第四输入子电路被配置为在所述第七时钟信号端的电压的控制下,将所述第四信号输入端的电压输出至所述第十节点;所述第四输出子电路与第四信号输出端、第十一节点和第八电压端耦接;所述第四输出子电路被配置为在所述第十一节点的电压的控制下,将所述第八电压端的电压输出至所述第四信号输出端;所述第八控制子电路与第九节点、所述第十节点、所述第七时钟信号端和第七电压端耦接;所述第八控制子电路被配置为在所述第十节点的电压的控制下,将所述第七时钟信号端的电压输出至所述第九节点;还被配置为在所述第七时钟信号端的电压的控制下,将所述第七电压端的电压输出至所述第九节点;所述第九控制子电路与所述第九节点、所述第十节点、所述第八电压端和第八时钟信号端耦接;所述第九控制子电路被配置为在所述第九节点和所述第八时钟信号端的电压的控制下,将所述第八电压端的电压输出至所述第十节点;所述第十控制子电路与所述第九节点、第十一节点和所述第八时钟信号端耦接;所述第十控制子电路被配置为在所述第九节点和所述第八时钟信号端的电压的控制下,将所述第八时钟信号端的电压输出至所述第十一节点;所述第十一控制子电路与所述第十节点、所述第十一节点和所述第八电压端耦接;所述第十一控制子电路被配置为在所述第十节点的电压的控制下,将所述第八电压端的电压输出至所述第十一节点;所述第三复位子电路与所述第四信号输出端、所述第七电压端和所述第十节点耦接;所述第三复位子电路被配置为在所述第十节点的电压的控制下,将所述第七电压端的电压输出至所述第四信号输出端;所述第三储能子电路与所述第九节点和所述第十控制子电路耦接;所述第三储能子电路被配置为对所述第九节点进行充放电;所述第四储能子电路与所述第十节点和所述第八时钟信号端耦接;所述第四储能子电路被配置为通过所述第八时钟信号端的电压对所述第十节点的电压进行控制。
- 根据权利要求12所述的显示驱动电路,其中,所述第四输入子电路包括第三十三晶体管;所述第三十三晶体管的控制极与所述第七时钟信号端耦接,所述第三十三晶体管的第一极与所述第四信号输入端耦接,所述第三十三晶体管的第二极与所述第十节点耦接;所述第八控制子电路包括第三十四晶体管和第三十五晶体管;所述第三十四晶体管的控制极与所述第十节点耦接,所述第三十四晶体管的第一极与所述第七时钟信号端耦接,所述第三十四晶体管的第二极与所述第九节点耦接;所述第三十五晶体管的控制极与所述第七时钟信号端耦接,所述第三十五晶体管的第一极与所述第七电压端耦接,所述第三十五晶体管的第二极与所述第九节点耦接;所述第九控制子电路包括第三十六晶体管和第三十七晶体管;所述第三十六晶体管的控制极与所述第九节点耦接,所述第三十六晶体管的第一极与所述第八电压端,所述第三十六晶体管的第二极与所述第三十七晶体管的第一极耦接;所述第三十七晶体管的控制极与所述第八时钟信号端耦接,所述第三十七晶体管的第二极与所述第十节点耦接;所述第十控制子电路包括第三十八晶体管和第三十九晶体管;所述第三十八晶体管的控制极与所述第九节点耦接,所述第三十八晶体管的第一极与所述第八时钟信号端耦接,所述第三十八晶体管的第二极与所述第三十九晶体管的第一极耦接;所述第三十九晶体管的控制极与所述第八时钟信号端耦接,所述第三十九晶体管的第二极与所述第十一节点耦接;所述第十一控制子电路包括第四十晶体管;所述第四十晶体管的控制极与所述第十节点耦接,所述第四十晶体管第一极与所述第八电压端耦接,所述第四十晶体管第二极与所述第十一节点耦接;所述第三复位子电路包括第四十一晶体管;所述第四十一晶体管的控制极与所述第十节点耦接,所述第四十一晶体管的第一极与所述第七电压端耦接,所述第四十一晶体管的第二极与所述第四信号输出端耦接;所述第四输出子电路包括第四十二晶体管和第五电容;所述第四十二晶体管的控制极与所述第十一节点耦接,所述第四十二晶体管的第一极与所述第八电压端耦接,所述第四十二晶体管的第二极与所述第四信号输出端耦接;所述第五电容的第一极与所述第十一节点耦接,所述第五电容的第二极与所述第八电压端耦接;所述第三储能子电路包括第七电容;所述第七电容的第一极与所述第九节点耦接,所述第七电容的第二极与所述第三十八晶体管的第二极耦接;所述第四储能子电路包括第八电容,所述第八电容的第一极与所述第十节点耦接,所述第八电容的第二极与所述第八时钟信号端耦接。
- 根据权利要求3或4所述的显示驱动电路,其中,所述第二栅极驱动电路包括级联的第二移位寄存器;所述第二移位寄存器包括:第二输入子电路、第二输出子电路、第三控制子电路、第四控制子电路、第五控制子电路、第十二控制子电路、第一储能子电路、第三反向子电路、第四反向子电路、第二反向控制子电路、第三复位子电路、第五储能子电路和第六储能子电路;所述第二输入子电路与第二信号输入端、第四节点和第三时钟信号端耦接;所述第二输入子电路被配置为在所述第三时钟信号端的电压的控制下, 将所述第二信号输入端的电压输出至所述第四节点;所述第二输出子电路与第十二节点、第四电压端和第十三节点耦接;所述第二输出子电路被配置为在所述第十二节点的电压的控制下,将所述第四电压端的电压输出至所述第十三节点;所述第十二控制子电路与所述第四节点、所述第四电压端和所述第十二节点耦接;所述第十二控制子电路被配置为在所述第四节点的电压的控制下,将所述第四电压端的电压输出至所述第十二节点;所述第三控制子电路与所述第四节点、所述第三时钟信号端、第三节点、第三电压端耦接;所述第三控制子电路被配置为在所述第四节点的控制下,将所述第三时钟信号端的电压输出至所述第三节点;还被配置为在所述第三时钟信号端的电压的控制下,将所述第三电压端的电压输出至所述第三节点;所述第四控制子电路与所述第三节点、所述第四电压端、第四时钟信号端和所述第四节点耦接;所述第四控制子电路被配置为在所述第三节点以及所述第四时钟信号端的电压的控制下,将所述第四电压端的电压输出至所述第四节点;所述第五控制子电路与所述第三节点、所述第十二节点和所述第四时钟信号端耦接;所述第五控制子电路被配置为在所述第三节点和所述第四时钟信号端的电压的控制下,将所述第四时钟信号端的电压输出至所述第十二节点;所述第一储能子电路与所述第三节点和所述第五控制子电路耦接;所述第一储能子电路被配置为对所述第三节点进行充放电;所述第三反向子电路与所述第十三节点、所述第四电压端和第二信号输出端耦接;所述第三反向子电路被配置为在所述第十三节点的电压的控制下,将所述第四电压端的电压输出至所述第二信号输出端;所述第四反向子电路与第十四节点、所述第三电压端、所述第二信号输出端耦接;所述第四反向子电路被配置为在所述第十四节点的电压的控制下,将所述第三电压端的电压输出至所述第二信号输出端;所述第二反向控制子电路与所述第十三节点、所述第十四节点、所述第三时钟信号端、所述第三电压端和所述第四电压端耦接;所述第二反向控制子电路被配置为在所述第十三节点的电压的控制下,将所述第四电压端的电压输出至所述第十四节点;还被配置为在所述第三时钟信号端的电压的控制下,将所述第三电压端的电压输出所述第十四节点;所述第三复位子电路与所述第四节点、所述第三电压端、所述第十三节 点耦接;所述第三复位子电路被配置为在所述第四节点的电压的控制下,将所述第三电压端的电压输出至所述第十三节点;所述第五储能子电路与所述第四节点和所述第三时钟信号端耦接;所述第五储能子电路被配置为通过所述第三时钟信号端的电压对所述第四节点的电压进行控制;所述第六储能子电路与所述第十四节点和所述第四时钟信号端耦接;所述第六储能子电路被配置为通过所述第四时钟信号端的电压对所述第十四节点的电压进行控制。
- 根据权利要求14所述的显示驱动电路,其中,所述第二输入子电路包括第十三晶体管;所述第十三晶体管的控制极与所述第三时钟信号端耦接,所述第十三晶体管的第一极与所述第二信号输入端耦接,所述第十三晶体管的第二极与所述第四节点耦接;所述第十二控制子电路包括第十八晶体管;所述第十八晶体管的控制极与所述第四节点耦接,所述第十八晶体管的第一极与所述第四电压端耦接,所述第十八晶体管的第二极与所述第十二节点耦接;所述第三控制子电路包括第十四晶体管和第十五晶体管;所述第十四晶体管的控制极与所述第四节点耦接,所述第十四晶体管的第一极与所述第三时钟信号端耦接,所述第十四晶体管的第二极与所述第三节点耦接;所述第十五晶体管的控制极与所述第三时钟信号端耦接,所述第十五晶体管的第一极与所述第三电压端耦接,所述第十五晶体管的第二极与所述第三节点耦接;所述第四控制子电路包括第十六晶体管和第十七晶体管;所述第十六晶体管的控制极与所述第三节点耦接,所述第十六晶体管的第一极与所述第四电压端的电压耦接,所述第十六晶体管的第二极与所述第十七晶体管的第一极耦接;所述第十七晶体管的控制极与所述第四时钟信号端耦接,所述第十七晶体管的第二极与所述第四节点耦接;所述第五控制子电路包括第十九晶体管和第二十晶体管;所述第十九晶体管的控制极与所述第四时钟信号端耦接,所述第十九晶体管的第一极与所述第十二节点耦接,所述第十九晶体管的第二极与所述第二十晶体管的第一极耦接,所述第二十晶体管的控制极与所述第三节点耦接,所述第二十晶体管的第二极与所述第四时钟信号端耦接;所述第一储能子电路包括第三电容;所述第三电容的第一极与所述第三节点耦接,所述第三电容的第一极第二端与所述第二十晶体管的第一极耦接;所述第二输出子电路包括第四十三晶体管;所述第四十三晶体管的控制 极与所述第十二节点耦接,所述第四十三晶体管的第一极与所述第四电压端耦接,所述第四十三晶体管的第二极与所述第十三节点耦接;所述第三反向子电路包括第四十七晶体管;所述第四十七晶体管的控制极与所述第十三节点耦接,所述第四十七晶体管的第一极与所述第四电压端耦接,所述第四十七晶体管的第二极与所述第二信号输出端耦接;所述第四反向子电路包括第四十八晶体管;所述第四十八晶体管的控制极与所述第十四节点耦接,所述第四十八晶体管的第一极与所述第三电压端耦接,所述第四十八晶体管的第二极与所述第二信号输出端;所述第二反向控制子电路包括第四十五晶体管和第四十六晶体管;所述第四十五晶体管的控制极与所述第十三节点耦接,所述第四十五晶体管的第一极与所述第四电压端耦接,所述第四十五晶体管的第二极与所述第十四节点耦接;所述第四十六晶体管的控制极与所述第三时钟信号端耦接,所述第四十六晶体管的第一极与所述第三电压端耦接,所述第四十六晶体管的第二极与所述第十四节点耦接;所述第三复位子电路包括第四十四晶体管;所述第四十四晶体管的控制极与所述第四节点耦接,所述第四十四晶体管的第一极与所述第三电压端耦接,所述第四十四晶体管的第二极与所述第十三节点耦接;所述第五储能子电路包括第九电容;所述第九电容的第一极与所述第四节点耦接,所述第九电容的第二极与所述第三时钟信号端耦接;所述第六储能子电路包括第十电容;所述第十电容的第一极与所述第十四节点耦接,所述第十电容的第一极第二极与所述第四时钟信号端耦接。
- 一种显示驱动电路的驱动方法,应用于如权利要求1~15中任一项所述的显示驱动电路,包括:所述像素驱动电路在复位阶段包括:至少一个子偏置阶段;在所述复位阶段,至少通过第一栅极驱动电路向第一扫描端输入第一扫描信号,通过第一栅极驱动电路向第三扫描端输入第三扫描信号,通过第一发光驱动电路向第一发光控制端输入第一发光控制信号,通过第二发光驱动电路向第二发光控制端输入第二发光控制信号,控制所述像素驱动电路的驱动晶体管在每个子偏置阶段处于偏置状态。
- 根据权利要求16所述的驱动方法,其中,所述第一扫描信号在所述每个子偏置阶段的电平为非工作电平,所述第三扫描信号在所述每个子偏置阶段的电平为工作电平;所述第一发光控制信号在所述每个子偏置阶段的电平为工作电平,且所述第二发光控制信号在所 述复位阶段的电平为非工作电平;所述驱动晶体管在所述第一扫描信号、所述第三扫描信号、所述第一发光控制信号和所述第二发光控制信号的控制下,在所述每个子偏置阶段处于开态偏置状态;或者,所述第一扫描信号在所述每个子偏置阶段的电平为非工作电平,所述第三扫描信号在所述每个子偏置阶段的电平为工作电平;所述所述第一发光控制信号在所述复位阶段的电平为非工作电平,且所述第二发光控制信号在所述每个子偏置阶段的电平为工作电平;所述驱动晶体管在所述第一扫描信号、所述第三扫描信号、所述第一发光控制信号和所述第二发光控制信号的控制下,在所述每个子偏置阶段处于关态偏置状态。
- 根据权利要求16所述的驱动方法,其中,在所述显示驱动电路还包括第二栅极驱动电路,所述像素驱动电路还包括第二扫描端的情况下,所述第一扫描信号在所述每个子偏置阶段的电平为非工作电平,所述第二扫描信号在所述复位阶段的电平为工作电平,所述第三扫描信号在所述每个子偏置阶段的电平为工作电平;所述所述第一发光控制信号在所述复位阶段的电平为非工作电平,且所述第二发光控制信号在所述每个子偏置阶段的电平为工作电平;所述驱动晶体管在所述第一扫描信号、所述第二扫描信号、所述第三扫描信号、所述第一发光控制信号和所述第二发光控制信号的控制下,在所述每个子偏置阶段处于关态偏置状态。
- 一种显示装置,包括权利要求1~15中任一项所述的显示驱动电路。
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201910340867.4 | 2019-04-25 | ||
CN201910340867.4A CN110033734B (zh) | 2019-04-25 | 2019-04-25 | 一种显示驱动电路及其驱动方法、显示装置 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2020215890A1 true WO2020215890A1 (zh) | 2020-10-29 |
Family
ID=67240319
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/CN2020/077055 WO2020215890A1 (zh) | 2019-04-25 | 2020-02-28 | 显示驱动电路及其驱动方法、显示装置 |
Country Status (2)
Country | Link |
---|---|
CN (1) | CN110033734B (zh) |
WO (1) | WO2020215890A1 (zh) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11488540B2 (en) | 2020-01-16 | 2022-11-01 | Chengdu Boe Optoelectronics Technology Co., Ltd. | Shift register for outputting multiple driving signals, driving method thereof, and gate driving circuit and display panel using the same |
Families Citing this family (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN110033734B (zh) * | 2019-04-25 | 2021-08-10 | 京东方科技集团股份有限公司 | 一种显示驱动电路及其驱动方法、显示装置 |
CN111210754B (zh) * | 2020-02-19 | 2022-08-19 | 京东方科技集团股份有限公司 | 一种移位寄存器及其驱动方法、栅极驱动电路 |
CN111199709A (zh) * | 2020-03-02 | 2020-05-26 | 京东方科技集团股份有限公司 | 一种像素驱动电路及其控制方法、显示面板 |
CN111508433B (zh) * | 2020-05-28 | 2021-08-31 | 京东方科技集团股份有限公司 | 信号生成电路、信号生成方法、信号生成模组和显示装置 |
CN117975871A (zh) | 2020-10-15 | 2024-05-03 | 厦门天马微电子有限公司 | 显示面板及其驱动方法以及显示装置 |
TWI747678B (zh) * | 2020-12-22 | 2021-11-21 | 友達光電股份有限公司 | 顯示裝置 |
CN112634812A (zh) * | 2021-01-08 | 2021-04-09 | 厦门天马微电子有限公司 | 显示面板和显示装置 |
CN112908242B (zh) * | 2021-03-04 | 2022-06-21 | 合肥维信诺科技有限公司 | 显示面板的驱动方法、驱动装置和显示装置 |
GB2609871A (en) * | 2021-03-05 | 2023-02-15 | Boe Technology Group Co Ltd | Shift register unit and driving method therefor, gate driving circuit and display device |
US11900875B2 (en) * | 2021-04-30 | 2024-02-13 | Chengdu Boe Optoelectronics Technology Co., Ltd. | Display substrate and preparation method thereof, and display device |
CN113380172B (zh) * | 2021-06-07 | 2022-12-06 | 中国科学院微电子研究所 | 一种栅极驱动电路、驱动方法及goa电路 |
CN113421511B (zh) * | 2021-06-17 | 2022-05-03 | 昆山国显光电有限公司 | 显示面板的驱动方法、驱动装置及显示装置 |
CN113362761B (zh) * | 2021-06-25 | 2022-09-06 | 合肥维信诺科技有限公司 | 显示驱动电路和显示面板 |
CN113471225B (zh) * | 2021-09-03 | 2021-11-19 | 北京京东方技术开发有限公司 | 显示基板和显示面板 |
CN117716414A (zh) * | 2022-06-21 | 2024-03-15 | 京东方科技集团股份有限公司 | 显示基板和显示装置 |
CN115019734A (zh) * | 2022-07-06 | 2022-09-06 | 北京欧铼德微电子技术有限公司 | 像素补偿电路、系统和方法 |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20050114850A (ko) * | 2004-06-02 | 2005-12-07 | 엘지.필립스 엘시디 주식회사 | 쉬프트 레지스터와 이를 이용한 액정표시장치 |
CN103632633A (zh) * | 2012-08-21 | 2014-03-12 | 三星显示有限公司 | 发射控制驱动器和具有其的有机发光显示装置 |
CN104318904A (zh) * | 2014-11-20 | 2015-01-28 | 京东方科技集团股份有限公司 | 移位寄存器单元及其驱动方法、移位寄存器、显示装置 |
CN106057143A (zh) * | 2016-05-30 | 2016-10-26 | 京东方科技集团股份有限公司 | 移位寄存器及其操作方法、栅极驱动电路和显示装置 |
CN107039014A (zh) * | 2017-05-26 | 2017-08-11 | 京东方科技集团股份有限公司 | 移位寄存器单元、其驱动方法、栅极驱动电路及显示面板 |
CN107154239A (zh) * | 2017-06-30 | 2017-09-12 | 武汉天马微电子有限公司 | 一种像素电路、驱动方法、有机发光显示面板及显示装置 |
CN207217082U (zh) * | 2017-09-30 | 2018-04-10 | 京东方科技集团股份有限公司 | 像素电路及显示装置 |
CN107945743A (zh) * | 2018-01-04 | 2018-04-20 | 京东方科技集团股份有限公司 | 一种像素电路、其驱动方法及显示装置 |
CN110033734A (zh) * | 2019-04-25 | 2019-07-19 | 京东方科技集团股份有限公司 | 一种显示驱动电路及其驱动方法、显示装置 |
Family Cites Families (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20050005177A (ko) * | 2003-07-07 | 2005-01-13 | 삼성전자주식회사 | 디스플레이장치 및 그 제어방법 |
KR101269000B1 (ko) * | 2008-12-24 | 2013-05-29 | 엘지디스플레이 주식회사 | 유기전계 발광 디스플레이 장치 및 그 구동방법 |
US8907991B2 (en) * | 2010-12-02 | 2014-12-09 | Ignis Innovation Inc. | System and methods for thermal compensation in AMOLED displays |
KR101870925B1 (ko) * | 2011-06-30 | 2018-06-26 | 삼성디스플레이 주식회사 | 화소 및 이를 이용한 유기전계발광 표시장치 |
KR101993400B1 (ko) * | 2012-10-10 | 2019-10-01 | 삼성디스플레이 주식회사 | 유기전계발광 표시장치 및 그의 구동방법 |
KR20140081262A (ko) * | 2012-12-21 | 2014-07-01 | 삼성디스플레이 주식회사 | 화소 및 이를 이용한 유기전계발광 표시장치 |
KR102031683B1 (ko) * | 2013-03-26 | 2019-11-08 | 엘지디스플레이 주식회사 | 유기발광 표시장치 |
KR102113650B1 (ko) * | 2013-12-27 | 2020-06-03 | 삼성디스플레이 주식회사 | 표시 장치 및 그 구동 방법 |
KR102655392B1 (ko) * | 2015-06-26 | 2024-04-09 | 삼성디스플레이 주식회사 | 화소, 화소를 포함하는 유기전계발광 표시장치 및 유기전계발광 표시장치의 구동 방법 |
CN116030764A (zh) * | 2017-08-25 | 2023-04-28 | 京东方科技集团股份有限公司 | 一种像素电路及其驱动方法、显示装置 |
CN107452331B (zh) * | 2017-08-25 | 2023-12-05 | 京东方科技集团股份有限公司 | 一种像素电路及其驱动方法、显示装置 |
CN107452334B (zh) * | 2017-08-30 | 2020-01-03 | 京东方科技集团股份有限公司 | 像素电路及其驱动方法、显示基板及其驱动方法、显示装置 |
KR102448030B1 (ko) * | 2017-09-21 | 2022-09-28 | 삼성디스플레이 주식회사 | 표시장치 |
CN107767819A (zh) * | 2017-09-28 | 2018-03-06 | 京东方科技集团股份有限公司 | 像素驱动电路及方法、显示装置 |
CN109599062A (zh) * | 2017-09-30 | 2019-04-09 | 京东方科技集团股份有限公司 | 像素电路及其驱动方法、显示装置 |
CN107833557B (zh) * | 2017-11-20 | 2019-05-31 | 深圳市华星光电半导体显示技术有限公司 | Amoled显示器及其驱动方法 |
CN107993612A (zh) * | 2017-12-21 | 2018-05-04 | 信利(惠州)智能显示有限公司 | 一种amoled像素驱动电路及像素驱动方法 |
CN108470539B (zh) * | 2018-06-13 | 2020-04-21 | 京东方科技集团股份有限公司 | 一种像素电路及其驱动方法、显示面板和显示装置 |
CN108922474B (zh) * | 2018-06-22 | 2020-06-09 | 武汉华星光电半导体显示技术有限公司 | 一种像素补偿电路及其驱动方法、amoled显示面板 |
CN109102778A (zh) * | 2018-11-15 | 2018-12-28 | 京东方科技集团股份有限公司 | 像素驱动电路及其驱动方法、显示装置 |
CN109243370B (zh) * | 2018-11-22 | 2020-07-03 | 京东方科技集团股份有限公司 | 显示面板及发光二极管的像素驱动电路 |
CN109584795A (zh) * | 2019-01-29 | 2019-04-05 | 京东方科技集团股份有限公司 | 像素驱动电路、像素驱动方法和显示装置 |
-
2019
- 2019-04-25 CN CN201910340867.4A patent/CN110033734B/zh active Active
-
2020
- 2020-02-28 WO PCT/CN2020/077055 patent/WO2020215890A1/zh active Application Filing
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20050114850A (ko) * | 2004-06-02 | 2005-12-07 | 엘지.필립스 엘시디 주식회사 | 쉬프트 레지스터와 이를 이용한 액정표시장치 |
CN103632633A (zh) * | 2012-08-21 | 2014-03-12 | 三星显示有限公司 | 发射控制驱动器和具有其的有机发光显示装置 |
CN104318904A (zh) * | 2014-11-20 | 2015-01-28 | 京东方科技集团股份有限公司 | 移位寄存器单元及其驱动方法、移位寄存器、显示装置 |
CN106057143A (zh) * | 2016-05-30 | 2016-10-26 | 京东方科技集团股份有限公司 | 移位寄存器及其操作方法、栅极驱动电路和显示装置 |
CN107039014A (zh) * | 2017-05-26 | 2017-08-11 | 京东方科技集团股份有限公司 | 移位寄存器单元、其驱动方法、栅极驱动电路及显示面板 |
CN107154239A (zh) * | 2017-06-30 | 2017-09-12 | 武汉天马微电子有限公司 | 一种像素电路、驱动方法、有机发光显示面板及显示装置 |
CN207217082U (zh) * | 2017-09-30 | 2018-04-10 | 京东方科技集团股份有限公司 | 像素电路及显示装置 |
CN107945743A (zh) * | 2018-01-04 | 2018-04-20 | 京东方科技集团股份有限公司 | 一种像素电路、其驱动方法及显示装置 |
CN110033734A (zh) * | 2019-04-25 | 2019-07-19 | 京东方科技集团股份有限公司 | 一种显示驱动电路及其驱动方法、显示装置 |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11488540B2 (en) | 2020-01-16 | 2022-11-01 | Chengdu Boe Optoelectronics Technology Co., Ltd. | Shift register for outputting multiple driving signals, driving method thereof, and gate driving circuit and display panel using the same |
Also Published As
Publication number | Publication date |
---|---|
CN110033734A (zh) | 2019-07-19 |
CN110033734B (zh) | 2021-08-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2020215890A1 (zh) | 显示驱动电路及其驱动方法、显示装置 | |
CN109166527B (zh) | 显示面板、显示装置及驱动方法 | |
WO2020186933A1 (zh) | 像素电路、其驱动方法、电致发光显示面板及显示装置 | |
US8130183B2 (en) | Scan driver and scan signal driving method and organic light emitting display using the same | |
JP2022542303A (ja) | ディスプレイモジュール及びその制御方法、ディスプレイ駆動回路、並びに電子デバイス | |
WO2021197461A1 (zh) | 移位寄存器单元及其驱动方法、栅极驱动电路、显示装置 | |
TWI525596B (zh) | 發光控制電路、其驅動電路及其主動矩陣有機發光二極體顯示面板 | |
WO2021000234A1 (zh) | 显示面板、显示装置及驱动方法 | |
CN110313028B (zh) | 信号产生方法、信号发生电路以及显示装置 | |
WO2020228628A1 (zh) | 移位寄存器及其驱动方法、栅极驱动电路、显示装置 | |
CN112951160B (zh) | 显示面板的驱动电路及驱动方法、显示面板及显示装置 | |
WO2021000235A1 (zh) | 显示面板、显示装置及驱动方法 | |
CN114241992A (zh) | 移位寄存器、栅极驱动电路以及显示装置 | |
WO2021139708A1 (zh) | 移位寄存器及其控制方法、栅极驱动电路和显示面板 | |
US10937380B2 (en) | Shift register and driving method therefor, gate driving circuit and display apparatus | |
TWI567715B (zh) | A display device, a display driving device, a driving method of a display device, and an electronic device having a display device | |
CN107731166A (zh) | 一种像素驱动电路、显示装置及终端 | |
WO2021063322A1 (zh) | 显示装置、栅极驱动电路、移位寄存电路及其驱动方法 | |
WO2020259319A1 (zh) | 移位寄存器单元、栅极驱动电路、显示装置和控制方法 | |
CN112863436A (zh) | 一种像素电路、驱动方法、电致发光显示面板及显示装置 | |
CN114793461B (zh) | 移位寄存器电路、栅极驱动电路及其驱动方法、显示装置 | |
WO2022109769A1 (zh) | 移位寄存器电路、栅极驱动电路及其驱动方法、显示装置 | |
WO2023201589A9 (zh) | 发光控制电路及其控制方法、栅极驱动电路及其控制方法 | |
TWI780635B (zh) | 顯示面板以及畫素電路 | |
US10998069B2 (en) | Shift register and electronic device having the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 20795789 Country of ref document: EP Kind code of ref document: A1 |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 20795789 Country of ref document: EP Kind code of ref document: A1 |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 20795789 Country of ref document: EP Kind code of ref document: A1 |
|
32PN | Ep: public notification in the ep bulletin as address of the adressee cannot be established |
Free format text: NOTING OF LOSS OF RIGHTS PURSUANT TO RULE 112(1) EPC (EPO FORM 1205A DATED 09.06.2022) |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 20795789 Country of ref document: EP Kind code of ref document: A1 |