WO2011127841A1 - 公共电极驱动方法和电路以及液晶显示器 - Google Patents
公共电极驱动方法和电路以及液晶显示器 Download PDFInfo
- Publication number
- WO2011127841A1 WO2011127841A1 PCT/CN2011/072939 CN2011072939W WO2011127841A1 WO 2011127841 A1 WO2011127841 A1 WO 2011127841A1 CN 2011072939 W CN2011072939 W CN 2011072939W WO 2011127841 A1 WO2011127841 A1 WO 2011127841A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- common electrode
- signal
- electrode
- storage capacitor
- gate
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1343—Electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3648—Control of matrices with row and column drivers using an active matrix
- G09G3/3659—Control of matrices with row and column drivers using an active matrix the addressing of the pixel involving the control of two or more scan electrodes or two or more data electrodes, e.g. pixel voltage dependant on signal of two data electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3648—Control of matrices with row and column drivers using an active matrix
- G09G3/3655—Details of drivers for counter electrodes, e.g. common electrodes for pixel capacitors or supplementary storage capacitors
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/02—Improving the quality of display appearance
- G09G2320/0219—Reducing feedthrough effects in active matrix panels, i.e. voltage changes on the scan electrode influencing the pixel voltage due to capacitive coupling
Definitions
- the present invention relates to a common electrode driving method, a common electrode driving circuit, and a liquid crystal display. Background technique
- a liquid crystal display is a commonly used flat panel display, and a Thin Film Transistor Liquid Crystal Display (TFT-LCD) is a main production port in a liquid crystal display.
- TFT-LCD Thin Film Transistor Liquid Crystal Display
- a liquid crystal display includes an array substrate and a color filter substrate.
- the array substrate is composed of a plurality of pixels arranged in a matrix form, and each pixel includes a pixel electrode and a thin film transistor (TFT) as a switching element connected to the pixel electrode.
- TFT thin film transistor
- the pixel electrode and the common electrode on the array substrate or the color filter substrate form a liquid crystal capacitor to apply an electric field to the liquid crystal material, and the pixel electrode may further form a storage capacitor with the storage electrode formed on the array substrate to supplement the liquid crystal capacitor.
- FIG. 1 is an equivalent circuit schematic diagram of a unit pixel in a related art liquid crystal display.
- a gate-on voltage is first applied to the gate electrode g connected to the gate line Gn, and the TFT is turned on, thereby displaying the image signal on the data line Dm.
- the data voltage is applied to the drain electrode d through the source electrode s; the drain electrode d is connected to the pixel electrode, and the data voltage is applied to the pixel electrode p through the drain electrode d to form a pixel electrode voltage, wherein Cn is a storage electrode line; on the color filter substrate
- the cloth is provided with a common electrode layer, and the pixel electrode voltage on the pixel electrode p is
- Embodiments of the present invention provide a common electrode driving method, including: generating a first common electrode signal applied to a storage electrode line of each row of pixels on an array substrate and applying to the array substrate a pixel electrode in each row of pixels forms a second common electrode signal on a common electrode of the liquid crystal capacitor, and a hopping timing of the first common electrode signal is opposite to a hopping timing of a gate signal applied to a corresponding row of pixels; The first common electrode signal is input, and the second common electrode signal is input to the common electrode.
- a common electrode driving circuit including: a driving signal generating circuit for generating a first common electrode signal applied to a storage electrode line of each row of pixels on an array substrate and applying to the array substrate The pixel electrode in each row of pixels forms a second common electrode signal on the common electrode of the liquid crystal capacitor, and the hopping timing of the first common electrode signal is opposite to the hopping timing of the gate signal of the corresponding row of pixels; the common electrode signal output And configured to output the first common electrode signals to the respective rows of pixels, and output the second common electrode signals to the common electrodes.
- a liquid crystal display includes: a liquid crystal panel and a driver for driving the liquid crystal panel, wherein the liquid crystal panel is formed by a pair of array substrates and a color filter substrate, and a liquid crystal layer is filled therebetween.
- the driver includes a gate driver, a data driver, and a common electrode driver, wherein the common electrode driver is configured to generate a first common electrode signal applied to a storage electrode line of each row of pixels on the array substrate and to be applied to the array substrate a pixel electrode in each row of pixels forms a second common electrode signal on a common electrode of the liquid crystal capacitor, and inputs the generated first common electrode signal to each row of pixels, and inputs the generated second common electrode signal to the common electrode
- the hopping timing of the first common electrode signal is opposite to the hopping timing of the gate signal of the corresponding row of pixels.
- FIG. 1 is an equivalent circuit schematic diagram of a unit pixel in a prior art liquid crystal display
- FIG. 2 is a timing relationship diagram of a first common electrode signal and a gate signal in the first embodiment of the common electrode driving method of the present invention
- FIG. 3 is a schematic structural view of a first embodiment of a common electrode driving circuit of the present invention
- FIG. 4 is a schematic structural view of a second embodiment of a common electrode driving circuit of the present invention
- FIG. schematic diagram detailed description The technical solutions in the embodiments of the present invention are clearly and completely described in the following with reference to the accompanying drawings in the embodiments of the present invention. It is a partial embodiment of the invention, and not all of the embodiments. All other embodiments obtained by those skilled in the art based on the embodiments of the present invention without creative efforts are within the scope of the present invention.
- Step 201 generate a first common electrode signal of each row of pixels on the array substrate and a second common electrode signal on the color filter substrate, and a transition timing of the first common electrode signal and a timing of a gate signal of the corresponding row of pixels
- the absolute value of the amount of charge change on the storage capacitor caused before and after the jump of the first common electrode signal is equal to the absolute value of the amount of charge change on the parasitic capacitance caused before and after the jump of the gate signal and The direction of change is reversed.
- the first common electrode signal is applied to the storage electrode line forming the storage capacitor with the pixel electrode on the array substrate, and the storage electrode line may also be referred to as a storage common electrode line on which the common electrode signal is applied.
- the generation of the transition voltage A Vp on the pixel electrode is due to the overlap between the gate electrode and the drain electrode in the TFT which is the switching element of the pixel, resulting in the existence of the parasitic capacitance Cgd.
- the turn-off voltage signal is input to the gate line, the charge Qgd stored on the parasitic capacitance Cgd is changed, since the liquid crystal capacitor Clc formed between the pixel electrode and the common electrode at this time overlaps between the pixel electrode and the storage electrode line
- the sum of the charges stored by the formed storage capacitor Cst and the parasitic capacitance Cgd is conserved, and the change of the stored charge Qgd on the parasitic capacitance Cgd causes a change in the charge distribution on the entire pixel electrode, thereby causing a change in the voltage applied to the pixel electrode.
- the pixel electrode generates a trip voltage A Vp .
- the transition voltage A Vp Cgd ( Vgh - Vgl ) / ( Cgd + Clc + Cst ) , where Vgh is the turn-on voltage of the gate electrode and Vgl is the turn-off voltage of the gate electrode.
- the liquid crystal capacitor is used to drive the deflection of the liquid crystal for display, and the common electrode may be formed on the array substrate together with the pixel electrode (ie, a horizontal electric field type LCD, such as an IPS or FFS type LCD) or a color filter substrate formed on the opposite side of the array substrate.
- a common electrode is formed on the color filter substrate.
- the storage capacitor is used to supplement the liquid crystal capacitor, so that the liquid crystal capacitor can work stably for display.
- the drain of the TFT is connected to the pixel electrode for transmitting a data signal on the data line connected to the source of the TFT to the pixel electrode when the TFT is turned on.
- the TFT may be a bottom gate type, a top gate type, or a combination of both, and the gate electrode and the source/drain electrode are formed via a gate insulating layer and a semiconductor layer.
- the first common electrode signal Vcom and the gate signal Gate corresponding to the same row of pixels and applied to the storage electrode line have opposite transition timing relationships, that is, when the gate signal is high, A common electrode signal is at a low level, and when the gate signal is at a low level, the first common electrode signal is at a high level. That is, when the gate line is turned on, the storage electrode line is turned off, and when the gate line is turned off, the storage electrode line is turned on.
- the inventor deeply analyzed and studied the mechanism of the tripping voltage generated by the pixel electrode, and found that: when the gate line signal is loaded with the shutdown voltage, the total amount of charge stored by the liquid crystal capacitor Clc, the storage capacitor Cst, and the parasitic capacitor Cgd is turned off. Equal before and after.
- Qgd2 Cgd ( Vp2-Vgl ) ;
- Vpl is the pixel electrode voltage before the TFT is turned off
- Vp2 is the pixel electrode voltage after the TFT is turned off
- a Vp Vp2-Vpl.
- the amount of charge stored on the storage capacitor Cst after turning on is:
- Vch is a storage electrode line turn-on voltage
- Vcl is a storage electrode line turn-off voltage
- the hopping timing of the first common electrode signal is opposite to the hopping timing of the gate signal of the corresponding row of pixels, and the storage capacitor caused by the first common electrode signal before and after the hopping
- the voltage AVp is 0.
- this embodiment can also serve to reduce the pixel voltage at the gate off.
- a hopping timing signal is superimposed on the constant common electrode signal generated by the prior art for input to the array substrate and the color filter substrate, thereby generating an input to the array substrate.
- the first common electrode signal, and the second common electrode signal input to the color filter substrate is still the original constant common electrode signal.
- Step 202 Input the first common electrode signal to each row of pixels, and input the second common electrode signal to the color filter substrate.
- the driving circuit may input the first common electrode signal correspondingly to each row of pixels, and The two common electrode signals are input to the color filter substrate.
- the first common electrode signal generated in step 201 is input to each row of pixels, so that each pixel electrode does not generate the jump voltage AVp, thereby ensuring the accuracy of the pixel electrode voltage and avoiding flickering of the screen.
- the hopping timing of the first common electrode signal input to each row of pixels is designed to be opposite to the hopping timing of the gate signal of the corresponding row of pixels, and the first common electrode signal is caused before and after the hopping
- the absolute value of the amount of change in charge on the storage capacitor is equal to the absolute value of the amount of change in charge on the parasitic capacitance caused by the jump of the gate signal and the direction of change of the two is opposite, so that the change of the charge on the parasitic capacitance and the storage capacitor is mutually Offset, the amount of charge change on the pixel electrode is 0, thereby
- the pixel electrode has a hopping voltage of 0, which ensures the accuracy of the pixel electrode voltage and avoids flickering of the picture.
- the storage capacitor Cst may be a structure on the storage electrode line (Cst On Common), that is, the storage capacitor is formed by overlapping the pixel electrode and the storage electrode line; in addition, with the pixel electrode A common electrode forming a liquid crystal capacitor is formed on the color filter substrate opposed to the array substrate.
- the method of this embodiment may include:
- Step 401 Generate a first common electrode signal of each row of pixels on the array substrate and a second common electrode signal on the color filter substrate, and a transition timing of the first common electrode signal and a timing of a gate signal of the corresponding row of pixels In contrast, the difference between the high level and the low level of the first common electrode signal is equal to
- the capacitance values, ⁇ 3 ⁇ 43 ⁇ 4 and / are the turn-on and turn-off voltages of the gate electrode, respectively.
- the first common electrode signal is The difference between the high level and the low level is designed to be equal to C Sd ⁇ V Sh - Vgl).
- Step 402 input the first common electrode signal to each row of pixels, and input the second common electrode signal to the color filter substrate.
- the first common electrode signal generated in step 401 is input to each row of pixels, so that each pixel electrode does not generate a trip voltage ⁇ Vp, thereby ensuring the accuracy of the pixel electrode voltage and avoiding flickering of the screen.
- the hopping timing of the first common electrode signal input to each row of pixels is designed to be opposite to the hopping timing of the gate signal of the corresponding row of pixels, and the high level and low voltage of the first common electrode signal are
- the flat difference is equal to Cgd (Vgh-Vgl)/Cst, so that the parasitic capacitance and the change of the charge on the storage capacitor cancel each other out, and the amount of charge change on the pixel electrode is 0, so that the pixel electrode has a transition voltage of 0, which ensures The accuracy of the pixel electrode voltage to avoid flickering.
- the storage capacitor Cst may be a structure on the storage electrode line and the gate line (Cst on Common+Cst on gate), that is, the storage capacitor passes through the pixel electrode and the storage electrode line and the gate.
- the lines are overlapped to form; the common electrode forming the liquid crystal capacitor is formed on the color filter substrate opposite to the array substrate.
- the method of this embodiment may include:
- Step 501 Generate a first common electrode signal of each row of pixels on the array substrate and a second common electrode signal on the color filter substrate, and a transition timing of the first common electrode signal and a timing of a gate signal of the corresponding row of pixels In contrast, the difference between the high level and the low level of the first common electrode signal is equal to
- the capacitance value of the capacitance portion on the storage electrode line, Vgh and / are the turn-on voltage and the turn-off voltage of the gate electrode, respectively.
- the present embodiment can divide the storage capacitor Cst into two parts: Cstl and Cst2, wherein Cstl is through the storage electrode The portion where the line is formed, Cst2 is a portion formed by the gate line.
- the capacitor that maintains the charge conservation becomes the liquid crystal capacitor Clc, the parasitic capacitances Cgd, Cstl, and Cst2, wherein the dynamic signal loaded by the storage electrode line affects only the Cstl portion, and therefore, the second embodiment of the present embodiment and the common electrode driving method of the present invention
- the difference in the example is that it is only necessary to replace the Cst in the second embodiment with Cstl, and consider Cst2 as part of the liquid crystal capacitor Clc.
- the implementation principle is the same as that of the second embodiment of the common electrode driving method of the present invention, and details are not described herein again.
- Step 502 input the first common electrode signal to each row of pixels, and input the second common electrode signal to the color filter substrate.
- the first common electrode signal generated in step 501 is input to each row of pixels, so that each pixel electrode does not generate a trip voltage ⁇ Vp, thereby ensuring the accuracy of the pixel electrode voltage and avoiding flickering of the screen.
- the hopping timing of the first common electrode signal input to each row of pixels is designed to be opposite to the hopping timing of the gate signal of the corresponding row of pixels, and the high level and the low level of the first common electrode signal
- the difference is equal to Cgd (V g hV g l)/Cstl , so that the parasitic capacitance and the change of the charge on the storage capacitor cancel each other out, and the amount of charge change on the pixel electrode is 0, so that the pixel electrode has a trip voltage of 0, which is guaranteed.
- the accuracy of the pixel electrode voltage prevents flickering of the picture.
- the common electrode driving circuit of this embodiment includes: a driving signal generating circuit 11 and a common electrode signal output terminal 12, wherein the driving signal generating circuit 11 is configured to generate a first common electrode signal of each row of pixels on the array substrate.
- the hopping timing of the first common electrode signal is opposite to the hopping timing of the gate signal of the corresponding row of pixels, and the first common electrode signal is caused before and after the hopping
- the amount of charge change on the storage capacitor is equal to the amount of charge change on the parasitic capacitance caused before and after the jump of the gate signal;
- the common electrode signal output terminal 12 is configured to output the first common electrode signal to the array substrate respectively Each row of pixels outputs the second common electrode signal to a common electrode on the color filter substrate.
- the common electrode driving circuit of this embodiment can be disposed on the existing common electrode driving circuit, and the specific circuit is implemented, and details are not described herein again.
- the method of the example is similar in principle and will not be described here.
- the common electrode driving circuit of the embodiment is configured to design a transition timing of the first common electrode signal input to each row of pixels to be opposite to a transition timing of a gate signal of the corresponding row pixel, and the first common electrode signal jumps
- the amount of charge change on the storage capacitor caused before and after the change is equal to the amount of charge change on the parasitic capacitance caused by the jump of the gate signal before and after the jump, so that the parasitic capacitance and the storage capacitor are The changes in charge cancel each other out, and the amount of charge change on the pixel electrode is 0, so that the hopping voltage of the pixel electrode is 0, which ensures the accuracy of the pixel electrode voltage and avoids flickering of the picture.
- the structure of the circuit shown in FIG. 3 can also be used.
- the storage capacitor Cst is a structure in which the pixel electrode and the storage electrode line overlap.
- the difference between the high level and the low level of the first common electrode signal generated by the driving signal generating circuit 11 is equal to CgdX ⁇ Vgh ⁇ Vgl) , where is the capacitance value of the parasitic capacitance, Cst
- Vgh and / are the turn-on voltage and the turn-off voltage of the gate electrode, respectively.
- the implementation method of the method is similar, and will not be described here.
- the common electrode driving circuit of this embodiment designs the transition timing of the first common electrode signal input to each row of pixels to be opposite to the timing of the jump of the gate signal of the corresponding row of pixels, and the high voltage of the first common electrode signal
- the difference between the flat and low levels is equal to Cgd (Vgh-Vgl)/Cst, so that the parasitic capacitance and the change of the charge on the storage capacitor cancel each other out, and the amount of charge change on the pixel electrode is 0, so that the pixel electrode has a transition voltage of 0, the accuracy of the pixel electrode voltage is guaranteed, and the screen flicker is avoided.
- the structure of the circuit shown in FIG. 3 can also be used. Further, in this embodiment, the storage capacitor Cst passes through the pixel electrode and the storage electrode line and the gate line. The superimposed structure, the high level and the low level of the first common electrode signal generated by the drive signal generating circuit 11 Where the parasitic capacitance
- the capacitance value, (3 ⁇ 4 1 is the capacitance value of the capacitance portion of the storage capacitor on the storage electrode line, and the opening voltage and the closing voltage of the gate electrode, respectively.
- the method of the example is similar, and the details are not described herein. .
- the common electrode driving circuit of this embodiment designs the transition timing of the first common electrode signal input to each row of pixels to be opposite to the timing of the jump of the gate signal of the corresponding row of pixels, and the high voltage of the first common electrode signal
- the difference between the flat and low levels is equal to Cgd (V g hV g l)/Cstl , so that the parasitic capacitance and the change of the charge on the storage capacitor cancel each other out, and the amount of charge change on the pixel electrode is 0, thereby causing the pixel electrode to jump.
- the voltage is 0, which ensures the accuracy of the pixel electrode voltage and avoids flickering.
- Embodiment 4 is a schematic structural diagram of Embodiment 4 of a common electrode driving circuit of the present invention, as shown in FIG.
- the common electrode driving circuit of the present embodiment is based on the first embodiment of the common electrode driving circuit shown in FIG. 3.
- the driving signal generating circuit 11 includes: a first driving signal generating unit 111 and a second driving signal generating unit.
- the first driving signal generating unit 111 is configured to generate the second common electrode signal
- the second driving signal generating unit 112 is configured to generate a hopping timing signal, and superimpose the hopping timing signal on the first a second common electrode signal generated by the driving signal generating unit, thereby generating a first common electrode signal of each row of pixels on the array substrate, the hopping timing of the first common electrode signal and the hopping of the gate signal of the corresponding row of pixels
- the timing is reversed, and the amount of change in charge on the storage capacitor caused before and after the jump of the first common electrode signal is equal to the amount of change in charge on the parasitic capacitance caused before and after the jump of the gate signal.
- the second driving signal generating unit 112 generates a hopping timing signal, and the hopping timing signal is superimposed on the input generated by the first driving signal generating unit 111 to the color filter substrate.
- a second common electrode signal thereby generating a first common electrode signal input to the array substrate such that a hopping timing of the first common electrode signal is opposite to a hopping timing of a gate signal of a corresponding row of pixels, and
- the amount of charge change on the storage capacitor caused before and after the jump of the first common electrode signal is equal to the amount of charge change on the parasitic capacitance caused before and after the jump of the gate signal is 0, so that the jump voltage of the pixel electrode is 0, the accuracy of the pixel electrode voltage is guaranteed, and the screen flicker is avoided.
- the common electrode driving circuit of this embodiment requires only minor modifications to the prior art and is convenient to implement.
- FIG. 5 is a schematic structural view of a first embodiment of a liquid crystal display according to the present invention.
- the liquid crystal display of the embodiment includes: a liquid crystal panel and a driver for driving the liquid crystal panel.
- the liquid crystal panel is formed by pairing the array substrate 1 and the color filter substrate 2 with a liquid crystal layer 3 interposed therebetween.
- the driver includes a gate driver 4, a data driver 5, and a common electrode driver 6, and the common electrode driver 6 is configured to generate a first common electrode signal of each row of pixels on the array substrate 1 and a second common electrode signal on the color filter substrate 2, And generating the generated first common electrode signals into the pixels of the respective rows, and inputting the generated second common electrode signals to the common electrodes of the color filter substrate.
- the hopping timing of the first common electrode signal is opposite to the hopping timing of the gate signal of the corresponding row pixel, and the amount of charge change on the storage capacitor caused before and after the hopping of the first common electrode signal is equal to the gate signal hopping The amount of charge change on the parasitic capacitance caused before and after.
- common electrode driver 6 in this embodiment may be implemented by using the common electrode driving circuit shown in FIG. 3 or FIG. 4, and details are not described herein again.
- the hopping timing of the first common electrode signal input to each row of pixels is designed to be opposite to the hopping timing of the gate signal of the corresponding row of pixels, and before and after the first common electrode signal is hopped
- the amount of charge change on the storage capacitor is equal to the amount of charge change on the parasitic capacitance caused by the jump of the gate signal, so that the variation of the parasitic capacitance and the charge on the storage capacitor cancel each other, and the amount of charge change on the pixel electrode It is 0, so that the hopping voltage of the pixel electrode is 0, which ensures the accuracy of the pixel electrode voltage and avoids flickering of the picture.
- the structure shown in FIG. 5 can also be used.
- the storage capacitor Cst is a structure that overlaps the storage electrode line through the pixel electrode, and is common.
- the difference between the high level and the low level of the first common electrode signal generated by the electrode driver 6 is equal to ⁇ where is the capacitance value of the parasitic capacitance, (3 ⁇ 4 is the memory
- the capacitance values of the storage capacitors, and / are the turn-on voltage and turn-off voltage of the gate electrode, respectively.
- the liquid crystal display of this embodiment can be used to implement the method of the second embodiment of the common electrode driving method, and the implementation principle thereof is similar, and details are not described herein again.
- the hopping timing of the first common electrode signal input to each row of pixels is designed to be opposite to the hopping timing of the gate signal of the corresponding row of pixels, and the first common electrode
- the difference between the high level and the low level of the signal is equal to Cgd (Vgh-Vgl)/Cst, so that the parasitic capacitance and the change of the charge on the storage capacitor cancel each other out, and the amount of charge change on the pixel electrode is 0, thereby making the pixel electrode
- the trip voltage is 0, which ensures the accuracy of the pixel electrode voltage and avoids flickering.
- the structure shown in FIG. 5 can also be used.
- the storage capacitor Cst is a structure in which the pixel electrode and the storage electrode line and the gate line are respectively overlapped.
- the difference between the high level and the low level of the first common electrode signal generated by the common electrode driver 6 is equal to where is the capacitance value of the parasitic capacitance, (3 ⁇ 4 1 is
- the storage capacitor has a capacitance value of a capacitance portion on the storage electrode line, and Vgh and / are respectively a turn-on voltage and a turn-off voltage of the gate electrode.
- the liquid crystal display of the present embodiment can be used to perform the method of the third embodiment of the common electrode driving method, and the implementation principle thereof is similar, and details are not described herein again.
- the hopping timing of the first common electrode signal input to each row of pixels is designed to be opposite to the hopping timing of the gate signal of the corresponding row of pixels, and the high level of the first common electrode signal is The difference of the low level is equal to Cgd (V g hV g l)/Cstl , so that the parasitic capacitance and the change of the charge on the storage capacitor cancel each other out, and the amount of charge change on the pixel electrode is 0, so that the jump voltage of the pixel electrode is 0, the accuracy of the pixel electrode voltage is guaranteed, and the screen flicker is avoided.
- the steps of implementing the foregoing method embodiments may be implemented by software, hardware, firmware, etc., which may be stored in a computer readable storage medium.
- the steps including the foregoing method embodiments are performed; and the foregoing storage medium includes: a medium that can store program codes, such as a ROM, a RAM, a magnetic disk, or an optical disk.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Crystallography & Structural Chemistry (AREA)
- Chemical & Material Sciences (AREA)
- Theoretical Computer Science (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Nonlinear Science (AREA)
- Mathematical Physics (AREA)
- Optics & Photonics (AREA)
- Liquid Crystal Display Device Control (AREA)
- Liquid Crystal (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
Description
Claims
Priority Applications (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020117030599A KR101455776B1 (ko) | 2010-04-16 | 2011-04-18 | 공통전극 구동방법과 회로 및 액정 디스플레이 |
JP2013504110A JP2013525832A (ja) | 2010-04-16 | 2011-04-18 | 共通電極の駆動方法及び回路、ならびに液晶ディスプレー |
EP11768452.2A EP2560156A4 (en) | 2010-04-16 | 2011-04-18 | DRIVE PROCESSES FOR CONVENTIONAL ELECTRODES, CIRCUITS, AND LIQUID CRYSTAL DISPLAYS FOR THIS |
US13/376,495 US8896583B2 (en) | 2010-04-16 | 2011-04-18 | Common electrode driving method, common electrode driving circuit and liquid crystal display |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201010152188.3 | 2010-04-16 | ||
CN2010101521883A CN102222456B (zh) | 2010-04-16 | 2010-04-16 | 公共电极驱动方法和电路以及液晶显示器 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2011127841A1 true WO2011127841A1 (zh) | 2011-10-20 |
Family
ID=44778998
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/CN2011/072939 WO2011127841A1 (zh) | 2010-04-16 | 2011-04-18 | 公共电极驱动方法和电路以及液晶显示器 |
Country Status (6)
Country | Link |
---|---|
US (1) | US8896583B2 (zh) |
EP (1) | EP2560156A4 (zh) |
JP (1) | JP2013525832A (zh) |
KR (1) | KR101455776B1 (zh) |
CN (1) | CN102222456B (zh) |
WO (1) | WO2011127841A1 (zh) |
Families Citing this family (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9153186B2 (en) * | 2011-09-30 | 2015-10-06 | Apple Inc. | Devices and methods for kickback-offset display turn-off |
CN102651371A (zh) * | 2012-04-06 | 2012-08-29 | 北京京东方光电科技有限公司 | 阵列基板及其制作方法和显示装置 |
CN103295539B (zh) * | 2012-04-24 | 2015-07-22 | 上海天马微电子有限公司 | 液晶显示面板 |
KR20140086477A (ko) * | 2012-12-28 | 2014-07-08 | 삼성전기주식회사 | 터치 감지 장치 |
CN103500563B (zh) * | 2013-10-23 | 2015-08-12 | 合肥京东方光电科技有限公司 | 栅极驱动电路、阵列基板和液晶显示装置 |
CN103744206B (zh) * | 2013-12-27 | 2016-08-17 | 深圳市华星光电技术有限公司 | 一种阵列基板驱动电路、阵列基板及相应的液晶显示器 |
KR20160021942A (ko) * | 2014-08-18 | 2016-02-29 | 삼성디스플레이 주식회사 | 표시 장치 및 이의 구동 방법 |
CN104238219A (zh) * | 2014-09-18 | 2014-12-24 | 深圳市华星光电技术有限公司 | 一种显示面板及其像素结构和驱动方法 |
CN104299593B (zh) * | 2014-11-07 | 2017-01-25 | 深圳市华星光电技术有限公司 | 液晶显示装置 |
US10261375B2 (en) * | 2014-12-30 | 2019-04-16 | Boe Technology Group Co., Ltd. | Array substrate, driving method thereof and display apparatus |
CN107153310A (zh) * | 2017-07-20 | 2017-09-12 | 京东方科技集团股份有限公司 | 阵列基板及其制备方法、像素电路和显示面板 |
CN109445148A (zh) * | 2019-01-11 | 2019-03-08 | 惠科股份有限公司 | 像素结构的调节方法及像素电压值调节系统 |
CN109637480A (zh) * | 2019-01-11 | 2019-04-16 | 惠科股份有限公司 | 像素结构的调节方法及像素电压调节系统 |
CN109872702B (zh) * | 2019-04-22 | 2021-10-01 | 合肥京东方光电科技有限公司 | 液晶显示面板的显示驱动方法和液晶显示面板 |
CN110033728B (zh) * | 2019-04-24 | 2022-10-11 | 京东方科技集团股份有限公司 | 串扰消除方法、装置、显示设备及存储介质 |
CN117156210A (zh) * | 2023-02-07 | 2023-12-01 | 荣耀终端有限公司 | 闪屏检测方法和闪屏检测装置 |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050264509A1 (en) * | 2004-05-21 | 2005-12-01 | Michiru Senda | Display device |
CN1744184A (zh) * | 2004-07-05 | 2006-03-08 | 三星电子株式会社 | Tft基板、具有其的显示装置及驱动该显示装置的方法 |
US20060119756A1 (en) * | 2004-12-02 | 2006-06-08 | Samsung Electronics Co., Ltd. | Display device and driving method thereof |
US20070164957A1 (en) * | 2006-01-13 | 2007-07-19 | Chi Mei Optoelectronics Corp. | Liquid Crystal Display |
US20070176905A1 (en) * | 2006-01-27 | 2007-08-02 | Hannstar Display Corp. | Pixel structure for LCD with embedded touch screen |
US20080150928A1 (en) * | 2004-02-19 | 2008-06-26 | Koninklijke Philips Electronic, N.V. | Display Unit |
Family Cites Families (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3089675B2 (ja) * | 1991-03-08 | 2000-09-18 | 日本電気株式会社 | 薄膜電界効果型トランジスタ駆動液晶表示素子アレイ及び駆動方法 |
JPH0643427A (ja) * | 1992-07-22 | 1994-02-18 | Sharp Corp | 液晶表示装置の駆動回路 |
JPH07175453A (ja) * | 1993-12-17 | 1995-07-14 | Casio Comput Co Ltd | 液晶表示装置 |
JP3109967B2 (ja) * | 1993-12-28 | 2000-11-20 | キヤノン株式会社 | アクティブマトリクス基板の製造方法 |
JPH08240817A (ja) * | 1995-12-21 | 1996-09-17 | Semiconductor Energy Lab Co Ltd | アクティブマトリクス表示装置の作製方法 |
JP3498033B2 (ja) * | 2000-02-28 | 2004-02-16 | Nec液晶テクノロジー株式会社 | 表示装置、携帯用電子機器および表示装置の駆動方法 |
JP3723747B2 (ja) * | 2000-06-16 | 2005-12-07 | 松下電器産業株式会社 | 表示装置およびその駆動方法 |
JP3845763B2 (ja) * | 2000-08-08 | 2006-11-15 | カシオ計算機株式会社 | 液晶表示装置 |
KR100762026B1 (ko) * | 2003-03-31 | 2007-09-28 | 비오이 하이디스 테크놀로지 주식회사 | 액정표시장치 |
JP4168270B2 (ja) | 2003-08-11 | 2008-10-22 | ソニー株式会社 | 表示装置及びその駆動方法 |
GB0402046D0 (en) * | 2004-01-29 | 2004-03-03 | Koninkl Philips Electronics Nv | Active matrix display device |
CN100472303C (zh) * | 2004-05-21 | 2009-03-25 | 三洋电机株式会社 | 显示装置 |
KR101073204B1 (ko) * | 2004-12-31 | 2011-10-12 | 엘지디스플레이 주식회사 | 액정 표시 장치 및 그 구동방법 |
KR101344351B1 (ko) * | 2006-06-30 | 2013-12-24 | 삼성디스플레이 주식회사 | 어레이 기판 및 이를 갖는 표시패널 |
-
2010
- 2010-04-16 CN CN2010101521883A patent/CN102222456B/zh active Active
-
2011
- 2011-04-18 US US13/376,495 patent/US8896583B2/en active Active
- 2011-04-18 JP JP2013504110A patent/JP2013525832A/ja active Pending
- 2011-04-18 WO PCT/CN2011/072939 patent/WO2011127841A1/zh active Application Filing
- 2011-04-18 KR KR1020117030599A patent/KR101455776B1/ko active IP Right Grant
- 2011-04-18 EP EP11768452.2A patent/EP2560156A4/en not_active Ceased
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080150928A1 (en) * | 2004-02-19 | 2008-06-26 | Koninklijke Philips Electronic, N.V. | Display Unit |
US20050264509A1 (en) * | 2004-05-21 | 2005-12-01 | Michiru Senda | Display device |
CN1744184A (zh) * | 2004-07-05 | 2006-03-08 | 三星电子株式会社 | Tft基板、具有其的显示装置及驱动该显示装置的方法 |
US20060119756A1 (en) * | 2004-12-02 | 2006-06-08 | Samsung Electronics Co., Ltd. | Display device and driving method thereof |
US20070164957A1 (en) * | 2006-01-13 | 2007-07-19 | Chi Mei Optoelectronics Corp. | Liquid Crystal Display |
US20070176905A1 (en) * | 2006-01-27 | 2007-08-02 | Hannstar Display Corp. | Pixel structure for LCD with embedded touch screen |
Also Published As
Publication number | Publication date |
---|---|
KR101455776B1 (ko) | 2014-10-30 |
CN102222456B (zh) | 2013-05-29 |
EP2560156A4 (en) | 2013-11-20 |
KR20120016147A (ko) | 2012-02-22 |
CN102222456A (zh) | 2011-10-19 |
EP2560156A1 (en) | 2013-02-20 |
US8896583B2 (en) | 2014-11-25 |
US20120092312A1 (en) | 2012-04-19 |
JP2013525832A (ja) | 2013-06-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2011127841A1 (zh) | 公共电极驱动方法和电路以及液晶显示器 | |
JP5727153B2 (ja) | 共通電極駆動回路と液晶ディスプレー | |
US7764262B2 (en) | Liquid crystal display device and method of driving the same | |
JP5246924B2 (ja) | 黒潰れ改善された液晶ディスプレイ、ディスプレイパネル及びその駆動方法 | |
US9501987B2 (en) | Liquid crystal display device and driving method thereof | |
EP2442296A1 (en) | Liquid crystal display apparatus | |
US20120293560A1 (en) | Liquid crystal display having common-voltage compensation mechanism and common-voltage compensation method | |
WO2013181907A1 (zh) | 有源矩阵显示面板的驱动方法及驱动装置、显示器 | |
KR20120111684A (ko) | 액정표시장치 | |
US7791578B2 (en) | Circuit for driving common voltage of in-plane switching mode liquid crystal display device | |
WO2016187909A1 (zh) | 一种液晶显示面板及其驱动方法 | |
KR102511559B1 (ko) | 액정표시장치 및 그 컨트롤러, 그 구동방법 | |
WO2014180091A1 (zh) | 像素结构及其驱动方法、显示装置 | |
US9530384B2 (en) | Display device that compensates for changes in driving frequency and drive method thereof | |
JP4467334B2 (ja) | 液晶表示装置 | |
US20120007843A1 (en) | Tft substrate and liquid crystal display apparatus using the same | |
JP2010198001A (ja) | 共通電圧駆動回路を有する液晶ディスプレイおよびその駆動方法 | |
TWI491966B (zh) | 液晶顯示面板及液晶顯示陣列基板 | |
WO2013163870A1 (zh) | 阵列基板、液晶面板和显示装置 | |
JP4178977B2 (ja) | 表示駆動装置及びその駆動制御方法、並びに、アクティブマトリクス型液晶表示装置及びその駆動方法。 | |
JP5043233B2 (ja) | 液晶表示パネルおよび液晶表示装置 | |
CN114038438A (zh) | 驱动电路及显示装置 | |
KR20100096383A (ko) | 액정표시장치 | |
KR102107408B1 (ko) | 액정표시장치 | |
KR101354356B1 (ko) | 액정표시장치 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 13376495 Country of ref document: US |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 11768452 Country of ref document: EP Kind code of ref document: A1 |
|
ENP | Entry into the national phase |
Ref document number: 20117030599 Country of ref document: KR Kind code of ref document: A |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2013504110 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2011768452 Country of ref document: EP |
|
NENP | Non-entry into the national phase |
Ref country code: DE |