WO2004109781A1 - Substrat pour systemes contraints et procede de croissance cristalline sur un tel substrat - Google Patents
Substrat pour systemes contraints et procede de croissance cristalline sur un tel substrat Download PDFInfo
- Publication number
- WO2004109781A1 WO2004109781A1 PCT/FR2004/001314 FR2004001314W WO2004109781A1 WO 2004109781 A1 WO2004109781 A1 WO 2004109781A1 FR 2004001314 W FR2004001314 W FR 2004001314W WO 2004109781 A1 WO2004109781 A1 WO 2004109781A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- layer
- substrate
- silicon
- support according
- support
- Prior art date
Links
- 230000012010 growth Effects 0.000 title claims abstract description 33
- 239000000758 substrate Substances 0.000 title claims description 91
- 238000000034 method Methods 0.000 title claims description 31
- 239000013078 crystal Substances 0.000 title claims description 14
- 230000006911 nucleation Effects 0.000 claims abstract description 35
- 238000010899 nucleation Methods 0.000 claims abstract description 35
- 229910052710 silicon Inorganic materials 0.000 claims description 26
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 25
- 239000010703 silicon Substances 0.000 claims description 25
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 claims description 21
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 claims description 21
- 229910002601 GaN Inorganic materials 0.000 claims description 19
- PMHQVHHXPFUNSP-UHFFFAOYSA-M copper(1+);methylsulfanylmethane;bromide Chemical compound Br[Cu].CSC PMHQVHHXPFUNSP-UHFFFAOYSA-M 0.000 claims description 19
- 239000000463 material Substances 0.000 claims description 17
- 229910010271 silicon carbide Inorganic materials 0.000 claims description 17
- 229910052594 sapphire Inorganic materials 0.000 claims description 13
- 239000010980 sapphire Substances 0.000 claims description 13
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 11
- 229910021417 amorphous silicon Inorganic materials 0.000 claims description 7
- 229910021426 porous silicon Inorganic materials 0.000 claims description 7
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 6
- 229920005591 polysilicon Polymers 0.000 claims description 5
- 239000004065 semiconductor Substances 0.000 claims description 5
- 239000005380 borophosphosilicate glass Substances 0.000 claims description 4
- 229910003460 diamond Inorganic materials 0.000 claims description 4
- 239000010432 diamond Substances 0.000 claims description 4
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 3
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 3
- 229910001218 Gallium arsenide Inorganic materials 0.000 claims description 2
- 229910000530 Gallium indium arsenide Inorganic materials 0.000 claims description 2
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 claims description 2
- 150000004767 nitrides Chemical class 0.000 claims description 2
- 229910002704 AlGaN Inorganic materials 0.000 claims 1
- 239000010410 layer Substances 0.000 description 113
- 239000010408 film Substances 0.000 description 9
- 238000000407 epitaxy Methods 0.000 description 8
- 238000000151 deposition Methods 0.000 description 6
- 230000008021 deposition Effects 0.000 description 6
- 230000004308 accommodation Effects 0.000 description 5
- 238000010521 absorption reaction Methods 0.000 description 4
- 230000000694 effects Effects 0.000 description 4
- 238000005530 etching Methods 0.000 description 4
- 238000002513 implantation Methods 0.000 description 4
- 239000012212 insulator Substances 0.000 description 4
- 235000012239 silicon dioxide Nutrition 0.000 description 4
- 239000000377 silicon dioxide Substances 0.000 description 4
- 230000007547 defect Effects 0.000 description 3
- 239000001257 hydrogen Substances 0.000 description 3
- 229910052739 hydrogen Inorganic materials 0.000 description 3
- 230000003313 weakening effect Effects 0.000 description 3
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 2
- GQPLMRYTRLFLPF-UHFFFAOYSA-N Nitrous Oxide Chemical compound [O-][N+]#N GQPLMRYTRLFLPF-UHFFFAOYSA-N 0.000 description 2
- 208000012868 Overgrowth Diseases 0.000 description 2
- 230000006835 compression Effects 0.000 description 2
- 238000007906 compression Methods 0.000 description 2
- 150000002500 ions Chemical class 0.000 description 2
- 238000002955 isolation Methods 0.000 description 2
- 238000002488 metal-organic chemical vapour deposition Methods 0.000 description 2
- 238000004377 microelectronic Methods 0.000 description 2
- 230000010070 molecular adhesion Effects 0.000 description 2
- 239000000615 nonconductor Substances 0.000 description 2
- 239000010409 thin film Substances 0.000 description 2
- 235000012431 wafers Nutrition 0.000 description 2
- 101100493820 Caenorhabditis elegans best-1 gene Proteins 0.000 description 1
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 1
- 229910010936 LiGaO2 Inorganic materials 0.000 description 1
- 230000001464 adherent effect Effects 0.000 description 1
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- 229910021486 amorphous silicon dioxide Inorganic materials 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 238000004581 coalescence Methods 0.000 description 1
- 230000002950 deficient Effects 0.000 description 1
- 238000006073 displacement reaction Methods 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 229910052733 gallium Inorganic materials 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 238000009499 grossing Methods 0.000 description 1
- 239000001307 helium Substances 0.000 description 1
- 229910052734 helium Inorganic materials 0.000 description 1
- SWQJXJOGLNCZEY-UHFFFAOYSA-N helium atom Chemical compound [He] SWQJXJOGLNCZEY-UHFFFAOYSA-N 0.000 description 1
- 150000002431 hydrogen Chemical class 0.000 description 1
- 238000009413 insulation Methods 0.000 description 1
- 238000003754 machining Methods 0.000 description 1
- 238000013508 migration Methods 0.000 description 1
- 230000005012 migration Effects 0.000 description 1
- 239000001272 nitrous oxide Substances 0.000 description 1
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 150000003376 silicon Chemical class 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 230000002269 spontaneous effect Effects 0.000 description 1
- 238000000992 sputter etching Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/20—Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/185—Joining of semiconductor bodies for junction formation
- H01L21/187—Joining of semiconductor bodies for junction formation by direct bonding
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B81—MICROSTRUCTURAL TECHNOLOGY
- B81C—PROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
- B81C1/00—Manufacture or treatment of devices or systems in or on a substrate
- B81C1/00349—Creating layers of material on a substrate
- B81C1/00365—Creating layers of material on a substrate having low tensile stress between layers
-
- C—CHEMISTRY; METALLURGY
- C30—CRYSTAL GROWTH
- C30B—SINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
- C30B25/00—Single-crystal growth by chemical reaction of reactive gases, e.g. chemical vapour-deposition growth
- C30B25/02—Epitaxial-layer growth
- C30B25/18—Epitaxial-layer growth characterised by the substrate
- C30B25/183—Epitaxial-layer growth characterised by the substrate being provided with a buffer layer, e.g. a lattice matching layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/0237—Materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/02428—Structure
- H01L21/0243—Surface structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02439—Materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02439—Materials
- H01L21/02441—Group 14 semiconducting materials
- H01L21/0245—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02494—Structure
- H01L21/02513—Microstructure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02656—Special treatments
- H01L21/02658—Pretreatments
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02656—Special treatments
- H01L21/02664—Aftertreatments
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76251—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
- H01L21/76254—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along an ion implanted layer, e.g. Smart-cut, Unibond
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B81—MICROSTRUCTURAL TECHNOLOGY
- B81C—PROCESSES OR APPARATUS SPECIALLY ADAPTED FOR THE MANUFACTURE OR TREATMENT OF MICROSTRUCTURAL DEVICES OR SYSTEMS
- B81C2201/00—Manufacture or treatment of microstructural devices or systems
- B81C2201/01—Manufacture or treatment of microstructural devices or systems in or on a substrate
- B81C2201/0174—Manufacture or treatment of microstructural devices or systems in or on a substrate for making multi-layered devices, film deposition or growing
- B81C2201/0191—Transfer of a layer from a carrier wafer to a device wafer
Definitions
- the invention relates to the field of substrates for crystal growth (epitaxial growth), as well as to crystal growth techniques using such substrates.
- GaN epitaxies are known by MOCVD technique for obtaining thick GaN layers (> 1-2 ⁇ m) on an epitaxy substrate.
- MOCVD technique for obtaining thick GaN layers (> 1-2 ⁇ m) on an epitaxy substrate.
- massive substrates sapphire, SiC and Si. These three substrates are the most used because the most available.
- substrates such as ZnO or LiGaO2.
- the epitaxial GaN layers deposited homogeneously on the surface of the substrate have a dislocation density between 10 8 and 10 10 / cm 2, regardless of the nucleation surface used.
- the state of stresses of thick layers of GaN obtained by MOCVD depends of course on the coefficient of thermal expansion of the epitaxy substrate which will determine the stresses of thermoelastic origin imposed on the system.
- the GaN layers obtained on sapphire are in compression while those obtained on SiC are slightly in tension and those on silicon highly in tension. This results, for the layers in tension, a strong tendency to form cracks in the epitaxial film, which destroys it. Compression layers are also a problem. This phenomenon is particularly true for growths on silicon. For this epitaxy support, the limit beyond which cracks appear is approximately 1 to 2 ⁇ m, which is a limiting factor as regards the obtaining of layers of good qualities.
- SOI Silicon on Insulator
- the crystalline quality seems to be able to be improved by growth on substrates with patterns.
- the dislocation densities obtained are of the order of 10 6 / cm 2 .
- the continuous films obtained have precise zones improved in crystal quality (case of the ELOG technique) or else have a homogeneous film in crystal quality (case of the LOFT technique). These techniques have been demonstrated on sapphire, SiC and Si 111.
- the problem therefore arises of producing a substrate or a support capable of absorbing, during crystal growth, a significant level of stresses, in particular during a thick epitaxy of material, and in particular in the case where the coefficient of expansion of the material is different or very different from that of the substrate or of the epitaxy support.
- the invention relates firstly to a support for crystal growth comprising: a nucleation or growth layer, - a buffer layer, or intermediate layer, polycrystalline or porous, or amorphous, a base substrate.
- the buffer layer makes it possible to absorb or accommodate the stresses appearing during an epitaxial growth carried out on the nucleation or growth layer of the support.
- the nucleation layer can be a layer of monocrystalline material, for example Si or SiC or GaN, or sapphire or AIN or diamond. It can be obtained by transfer from another substrate.
- the support substrate may be made of Si or SiC, and the buffer layer of amorphous silicon or of porous silicon or of polysilicon or of amorphous silicon dioxide SiO2 or of amorphous silicon nitride S13N4 or of silicon carbide or of nitride of nitrous oxide Gallium (GaN) or sapphire or aluminum nitride (AIN).
- the buffer layer of amorphous silicon or of porous silicon or of polysilicon or of amorphous silicon dioxide SiO2 or of amorphous silicon nitride S13N4 or of silicon carbide or of nitride of nitrous oxide Gallium (GaN) or sapphire or aluminum nitride (AIN).
- the nucleation layer is made of silicon
- the buffer layer is polycrystalline or porous
- the base substrate being made of silicon
- a layer of electrical insulator is also included between the nucleation layer and the buffer layer.
- the insulating layer can then be an oxide layer (for example of silicon) or a layer of boro-phospho-silicate glass.
- oxide layer for example of silicon
- boro-phospho-silicate glass a layer of boro-phospho-silicate glass.
- an intermediate layer is therefore formed between, on the one hand, the base substrate and, on the other hand, either the nucleation layer or the SOI bilayer (surface silicon layer and insulating layer (for example: silicon oxide)).
- mechanical absorption means or a mechanical system are formed on the base substrate making it possible to absorb the thermoelastic stresses generated at the surface.
- This mechanical system comprises, for example, a network of absorbing elements, which can be obtained by machining the base substrate, for example by ion etching.
- the invention also relates to a support for crystal growth comprising at least one nucleation or growth layer, and a base substrate, in which patterns are etched.
- the nucleation layer and the base substrate can be made of silicon, an oxide or electrical insulator layer being situated between the nucleation layer and the substrate.
- This second embodiment is therefore also compatible with an SOI type structure.
- a buffer layer may be located between, on the one hand, the nucleation or growth layer, or the oxide layer, and, on the other hand, the base substrate, this buffer layer being for example polycrystalline or porous, for example in Si or in amorphous silicon or in porous silicon or in polysilicon or in SiC or in GaN or in sapphire or in AIN.
- An epitaxial growth method according to the invention can be carried out on a support according to the invention, as defined above.
- FIGS. 1 and 2 represent a first embodiment of the invention
- FIGS. 3A to 4 represent a second embodiment of the invention
- FIGS. 5A and 5B represent steps of a method of substrate fracture.
- a buffer or intermediate layer capable of absorbing an amount of stresses, for example by generation of crystal defects in this layer or by mechanical displacement of material in this layer.
- a nucleation layer 2 a buffer layer 4 as mentioned above are indicated, and a support substrate 6 such as Si or SiC or sapphire (Al 2 O 3 ) or aluminum nitride (AIN) or diamond.
- the buffer layer 4 is for example a poly-crystalline or porous or amorphous layer.
- Si Silicon
- SiC silicon carbide
- GaN gallium nitride
- AIN aluminum nitride
- SiO2 silicon dioxide
- the buffer layer may be a thin layer of amorphous silicon, polysilicon or porous silicon (obtained by intentional porosification or by porous deposition).
- the nucleation layer 2 is for example a layer of monocrystalline material, obtained by transfer of a thin layer from a first substrate, for example by the fracture process known under the name of "Smart Cut” (see FIGS. 5A and 5B on this subject, or the article by AJ Auberton-Hervé cited later in this description).
- the nucleation layer has a thickness of the order of 0.1 to 2 ⁇ m, for example 0.5 ⁇ m
- the buffer layer has a thickness of the order of a few tenths of ⁇ m, for example of approximately 0, 01 ⁇ m to approximately 1 ⁇ m or 2 ⁇ m
- the substrate may have a thickness of approximately several hundred ⁇ m, or between 100 ⁇ m and 700 ⁇ m, for example approximately 500 ⁇ m or 525 ⁇ m.
- the coefficients of thermal expansion ci and c 2 of the nucleation layer 2 and of the substrate 6 can be different.
- SiC has a coefficient of thermal expansion of 4.5.10 "6 K " 1
- Si a coefficient of 2.5.10 -6 K "1
- alumina (AI 2 O 3 ) a coefficient of 7.10- 6 K -1 .
- This difference in the coefficients of the layer 2 and of the substrate 6 can generate stresses during temperature rise or fall phases, especially when the relative difference Ici - c 2 l / c ⁇ or Ici - C2I / C 2 is d '' at least 10% or 20% or 30% at room temperature, i.e. at about 20 ° C or 25 ° C.
- the stresses generated during a temperature excursion are absorbed by the buffer layer 4.
- the stresses are absorbed there by generation of defects.
- the porosities allow local movements of material which mechanically absorb tensions or stresses.
- the preferred mode of stress relaxation is by creep of the layers present.
- the invention also applies to an SOI type structure, in which the oxide is not a silicon oxide, but an oxide which becomes viscous at a lower temperature, for example a glass of borophospho-silicate (BPSG). If the layer is viscous, it absorbs tensions and stresses by creep.
- BPSG borophospho-silicate
- This same type of buffer layer can be inserted in an SOI structure, between the oxide or insulating layer and the substrate.
- a structure is shown in FIG. 2, where the reference 10 designates a thin layer of semiconductor material, preferably monocrystalline, for example made of silicon or silicon carbide SiC or gallium nitride GaN or sapphire or AIN .
- the reference 12 designates a layer of SiO2 oxide, the layer 14 the buffer layer, and the reference 16 a substrate of a semiconductor material, for example thick silicon.
- the oxide layer also acts as a stress accommodation layer, since the crystal growth processes take place at temperatures of the order of several hundred degrees (for example: 1000 ° C. ). At these temperatures, the oxide becomes viscous and absorbs some of the stresses.
- the buffer layer 14 will also absorb some of these stresses, but in a different way since it does not become viscous.
- the relative difference in coefficient of thermal expansion between the nucleation layer 10 and the substrate 16 can therefore here also be greater than 10% or 20% or 30% at room temperature (20 ° C or 25 ° C).
- the buffer layer 14 can for example result from a deposition of amorphous or polycrystalline silicon which can collect and absorb stresses, and for example has a thickness between 10 nm and 1 ⁇ m or between 0, 1 ⁇ m and 2 ⁇ m.
- the layer 10, which can be formed by transfer has a thickness of approximately 10 nm to 300 nm or even between 0.1 ⁇ m and 2 ⁇ m.
- the layer 12, which can be formed by deposition, has a thickness of the order of a few hundred nm, between for example 100 nm and 700 nm, for example 400 nm.
- the substrate 10 can have substantially the same thickness as the substrate 6 in FIG. 1.
- a layer 22 of elastic accommodation, or having a certain elasticity at least in an xy plane, parallel to the plane of the different layers, is generated in a substrate 20, or rigid support. 24, 26.
- This layer 22 is for example obtained by etching, in the substrate 20, studs, or trenches, or any other geometric pattern. These patterns have an elasticity or are flexible in a plane parallel to the planes of the layers 24, 26.
- the resulting elasticity can be calculated by applying the classical theory of beams.
- an elastic accommodation layer 23 similar to that of FIG. 3A, could also be formed on the rear face of the substrate 20, which makes it possible to avoid any problems of adhesion between layer 26 and substrate 20 which may appear in the configuration of FIG. 3A.
- This variant also makes it possible to absorb the stresses.
- FIGS. 3A and 3B can be present in the same substrate.
- notches 25, such as for example “saw cuts” are made in the substrate 20, on one side and / or the other of the substrate.
- a stress absorption effect is obtained.
- the engraved or hollowed out patterns are preferably repeated according to a two-dimensional periodicity or according to a single dimension as illustrated in FIG. 4.
- the layers 24, 26 and the substrate 20 can be identical or similar to the layers 2, 4 and to the substrate 6 of FIG. 1, with the same typical thicknesses, and obtained with the same techniques.
- the nucleation layer 24 can for example be a layer of monocrystalline material, obtained by thin layer transfer from a first substrate, for example by the “Smart Cut” or substrate fracture process (the steps of which are described below in connection with FIGS. 5A and 5B), and the buffer layer 26 can be, for example, a polycrystalline or porous layer, Si, or SiC, or GaN, or sapphire or AIN.
- FIGS. 3A, 3B or 3C can also be an SOI type structure, the layer 26 being an oxide or insulating layer and the layer 24 being a layer of fine silicon.
- the fact of bonding on a substrate with trenches can modify the bonding step, in particular because the surface contact can be significantly reduced (by around 50% for example).
- the geometric parameters of the patterns for example the width and / or the periodicity of these patterns.
- the surface is made of silicon
- an improper deposition is carried out (with an oxide for example) which will clog the surface trenches.
- This deposition can be carried out by a filling method of the “trench isolation” type, or STI (abbreviation of the English expression “Shallow Trench Isolation”) which is not optimized.
- STI abbreviation of the English expression “Shallow Trench Isolation”
- Such a method is for example described in CPChang et al. : "A highly manufacturable corner rounding solution for 0.18 ⁇ m shallow trench insulation", IEMD 97 - 661.
- a first step an ionic or atomic implantation is carried out in the substrate 40, forming a thin layer 52 which extends substantially parallel to the surface 41 of the substrate 40.
- a layer or a plane is thus formed weakening or fracture defining in the volume of the substrate 40 a lower region 45 intended to constitute a thin film and an upper region 44 constituting the mass of the substrate 40.
- This implantation is generally an implantation of hydrogen, but can also be done using other species, or with a hydrogen / helium co-location.
- the substrate 42 is for example provided with etched patterns, as described above.
- the etching is carried out from the surface 43 and / or from the surface 47.
- the two substrates 40 and 42 thus prepared are then assembled, face 43 against face 41, by a technique of "wafer bonding" type (assembly of wafers by any technique known in the field of microelectronics) or by contact of adherent type (by example by molecular adhesion) or by bonding.
- wafer bonding assembly of wafers by any technique known in the field of microelectronics
- adherent type by example by molecular adhesion
- bonding we can refer, with regard to these techniques, to the work by QY Tong and U. Gôsele "Semiconductor Wafer Bonding", (Science and Technology), Wiley Interscience Publications.
- a portion 44 of the substrate 40 is then removed by a thermal or mechanical treatment making it possible to cause a fracture along the embrittlement plane 52.
- An example of this technique is described in the article by A. Auberton-Henté et al. Cited above. The structure obtained is that of FIG. 5B. It may be desirable, in order to reinforce the bonding or assembly interface between the substrate 42 (or its face 43) and the thin layer 45 (or the contact face 41), to effect a temperature rise which can reach approximately 1000 ° C.
- the structure of patterns etched in the substrate 42 makes it possible to compensate for or absorb the stresses and the differences in variations due to the difference between the coefficients of thermal expansion. of the two substrates 40, 42.
- the relative difference between these coefficients can be, as already indicated above, at least 10% or at least 20% or at least 30% at room temperature.
- the film 45 can also be a nucleation or growth layer such as layer 2, 10 or 24 of FIGS. 1 - 3C (the substrate
- Figure 5B being similar to the substrate 6, 16, 20 of FIGS. 1 to 4). Unlike the latter, however, the structure of Figure 5B does not have a buffer layer.
- the film 45 can also be replaced by a set of superimposed films.
- this aspect of the invention relates not only to a monolayer system on a substrate, but to any multilayer system implementing deposition of the layers on a substrate.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Materials Engineering (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Metallurgy (AREA)
- Organic Chemistry (AREA)
- Recrystallisation Techniques (AREA)
- Crystals, And After-Treatments Of Crystals (AREA)
Abstract
Description
Claims
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP04767192A EP1629526A1 (fr) | 2003-05-30 | 2004-05-27 | Substrat pour systemes contraints et procede de croissance cristalline sur un tel substrat |
JP2006530387A JP4714688B2 (ja) | 2003-05-30 | 2004-05-27 | 応力のかかるシステムのための基板および当該基板上での結晶成長法 |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
FR0306568 | 2003-05-30 | ||
FR0306568A FR2855650B1 (fr) | 2003-05-30 | 2003-05-30 | Substrats pour systemes contraints et procede de croissance cristalline sur un tel substrat |
Publications (2)
Publication Number | Publication Date |
---|---|
WO2004109781A1 true WO2004109781A1 (fr) | 2004-12-16 |
WO2004109781B1 WO2004109781B1 (fr) | 2005-03-17 |
Family
ID=33427565
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/FR2004/001314 WO2004109781A1 (fr) | 2003-05-30 | 2004-05-27 | Substrat pour systemes contraints et procede de croissance cristalline sur un tel substrat |
Country Status (8)
Country | Link |
---|---|
US (4) | US7009270B2 (fr) |
EP (1) | EP1629526A1 (fr) |
JP (1) | JP4714688B2 (fr) |
KR (1) | KR100742322B1 (fr) |
CN (1) | CN100492589C (fr) |
FR (1) | FR2855650B1 (fr) |
TW (1) | TWI337375B (fr) |
WO (1) | WO2004109781A1 (fr) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10924081B2 (en) | 2015-12-22 | 2021-02-16 | Soitec | Substrate for a temperature-compensated surface acoustic wave device or volume acoustic wave device |
Families Citing this family (45)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100627888B1 (ko) * | 2004-05-25 | 2006-09-25 | 도시바세라믹스가부시키가이샤 | 화합물 반도체 성장용 기판, 그것을 이용한 화합물 반도체및 그들의 제조방법 |
KR100652442B1 (ko) * | 2005-11-09 | 2006-12-01 | 삼성전자주식회사 | 반도체 칩 및 그 제조 방법 |
EP1852896A1 (fr) * | 2006-05-05 | 2007-11-07 | Kinik Company | Substrat à diamant et procédé de sa fabrication |
KR100832391B1 (ko) * | 2007-06-27 | 2008-05-26 | 호서대학교 산학협력단 | 고속·고온공정에서 웨이퍼의 스트레스 측정을 위한 자동회전장치 |
US7928448B2 (en) | 2007-12-04 | 2011-04-19 | Philips Lumileds Lighting Company, Llc | III-nitride light emitting device including porous semiconductor layer |
KR101101780B1 (ko) * | 2008-09-08 | 2012-01-05 | 서울대학교산학협력단 | 질화물 박막 구조 및 그 형성 방법 |
SG160295A1 (en) * | 2008-09-29 | 2010-04-29 | Semiconductor Energy Lab | Method for manufacturing semiconductor device |
US8278193B2 (en) * | 2008-10-30 | 2012-10-02 | Soitec | Methods of forming layers of semiconductor material having reduced lattice strain, semiconductor structures, devices and engineered substrates including same |
US8637383B2 (en) | 2010-12-23 | 2014-01-28 | Soitec | Strain relaxation using metal materials and related structures |
KR20100052167A (ko) * | 2008-11-10 | 2010-05-19 | 삼성전자주식회사 | 웨이퍼 본딩 방법 및 웨이퍼 본딩 장비 |
JP5564799B2 (ja) * | 2009-01-28 | 2014-08-06 | 住友電気工業株式会社 | 窒化ガリウム系半導体電子デバイスを作製する方法 |
FR2942911B1 (fr) | 2009-03-09 | 2011-05-13 | Soitec Silicon On Insulator | Procede de realisation d'une heterostructure avec adaptation locale de coefficient de dilatation thermique |
US8187983B2 (en) | 2009-04-16 | 2012-05-29 | Micron Technology, Inc. | Methods for fabricating semiconductor components using thinning and back side laser processing |
US8043938B2 (en) | 2009-05-14 | 2011-10-25 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing SOI substrate and SOI substrate |
US20110108854A1 (en) * | 2009-11-10 | 2011-05-12 | Chien-Min Sung | Substantially lattice matched semiconductor materials and associated methods |
EP2502266B1 (fr) * | 2009-11-18 | 2020-03-04 | Soitec | Procédés de fabrication de structures semi-conductrices et dispositifs à semi-conducteurs au moyen de couches de liaison de verre, et structures semi-conductrices et dispositifs à semi-conducteurs formés par de tels procédés |
KR101108574B1 (ko) * | 2009-11-26 | 2012-01-30 | 페어차일드코리아반도체 주식회사 | 탄화규소계 반도체 소자 및 제조 방법 |
US9012253B2 (en) * | 2009-12-16 | 2015-04-21 | Micron Technology, Inc. | Gallium nitride wafer substrate for solid state lighting devices, and associated systems and methods |
US8319470B2 (en) * | 2010-02-12 | 2012-11-27 | Suncore, Inc. | Stand alone solar battery charger |
TWI562195B (en) | 2010-04-27 | 2016-12-11 | Pilegrowth Tech S R L | Dislocation and stress management by mask-less processes using substrate patterning and methods for device fabrication |
JP5585268B2 (ja) * | 2010-07-22 | 2014-09-10 | セイコーエプソン株式会社 | 単結晶炭化珪素膜付き基材及び単結晶炭化珪素膜の製造方法並びに単結晶炭化珪素膜付き基材の製造方法 |
CN102104060B (zh) * | 2010-11-15 | 2013-03-20 | 王楚雯 | 一种半导体结构及其形成方法 |
FR2973157B1 (fr) * | 2011-03-25 | 2014-03-14 | Soitec Silicon On Insulator | Procédé de réalisation d'ilots de matériau contraint au moins partiellement relaxe |
FR2977069B1 (fr) | 2011-06-23 | 2014-02-07 | Soitec Silicon On Insulator | Procede de fabrication d'une structure semi-conductrice mettant en oeuvre un collage temporaire |
WO2013192423A2 (fr) | 2012-06-20 | 2013-12-27 | Eutropics Pharmaceuticals, Inc. | Méthodes et compositions utiles pour traiter les maladies impliquant des protéines de la famille bcl-2 avec des dérivés de quinoline |
CN102956771A (zh) * | 2012-10-26 | 2013-03-06 | 江苏威纳德照明科技有限公司 | 一种包括Si组合衬底的发光器件 |
CN102956768A (zh) * | 2012-10-26 | 2013-03-06 | 江苏威纳德照明科技有限公司 | 一种包括蓝宝石组合衬底的发光器件 |
WO2014081953A1 (fr) | 2012-11-21 | 2014-05-30 | Richard David J | Méthodes et compositions utiles dans le traitement de maladies faisant appel à des protéines de la famille bcl-2 et des dérivés d'isoquinoléine et de quinoléine |
JP2014154632A (ja) * | 2013-02-06 | 2014-08-25 | Rohm Co Ltd | 多層構造体、コンデンサ素子およびその製造方法 |
CN103117294B (zh) * | 2013-02-07 | 2015-11-25 | 苏州晶湛半导体有限公司 | 氮化物高压器件及其制造方法 |
US10732182B2 (en) | 2013-08-01 | 2020-08-04 | Eutropics Pharmaceuticals, Inc. | Method for predicting cancer sensitivity |
AU2014342269B2 (en) | 2013-10-30 | 2020-02-27 | Eutropics Pharmaceuticals, Inc. | Methods for determining chemosensitivity and chemotoxicity |
US20150349064A1 (en) * | 2014-05-06 | 2015-12-03 | Cambridge Electronics, Inc. | Nucleation and buffer layers for group iii-nitride based semiconductor devices |
CN107406881B (zh) | 2015-01-12 | 2021-05-25 | 尤特罗皮克斯制药股份有限公司 | 用于指导癌症治疗的内容相关的诊断测试 |
JP6070736B2 (ja) * | 2015-02-05 | 2017-02-01 | セイコーエプソン株式会社 | 半導体基板 |
WO2016149113A1 (fr) | 2015-03-17 | 2016-09-22 | Sunedison Semiconductor Limited | Couche de piégeage de charge thermiquement stable destinée à être utilisée dans la fabrication de structures semi-conducteur sur isolant |
FR3039003B1 (fr) | 2015-07-17 | 2017-07-28 | Soitec Silicon On Insulator | Procede de fabrication d'un substrat |
ITUA20162943A1 (it) | 2016-04-27 | 2017-10-27 | Pilegrowth Tech S R L | Metodo per la fabbricazione industriale di una struttura a semiconduttore a ridotto incurvamento. |
US10739397B2 (en) * | 2017-05-10 | 2020-08-11 | International Business Machines Corporation | Accelerated wafer testing using non-destructive and localized stress |
JP7235456B2 (ja) | 2018-08-14 | 2023-03-08 | 株式会社ディスコ | 半導体基板の加工方法 |
CN109238518B (zh) * | 2018-09-17 | 2021-11-05 | 胡耿 | 微小极间距电容式力敏传感器及其制造方法 |
CN112647055B (zh) * | 2020-11-13 | 2021-09-24 | 中国科学院金属研究所 | 在单晶硅或多晶硅上制备碳化硅复合涂层的化学气相沉积方法 |
TWI785864B (zh) * | 2021-10-27 | 2022-12-01 | 財團法人工業技術研究院 | 半導體基板以及電晶體 |
US11940022B2 (en) * | 2022-07-15 | 2024-03-26 | Rivian Ip Holdings, Llc | Integrated disconnect for drive unit |
FR3142289A1 (fr) * | 2022-11-23 | 2024-05-24 | Commissariat A L'energie Atomique Et Aux Energies Alternatives | Procédé de fabrication d’un empilement comprenant une couche isolante |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0329400A2 (fr) * | 1988-02-16 | 1989-08-23 | Oki Electric Industry Company, Limited | Couche mince semi-conductrice et procédé pour sa formation |
EP0331467A2 (fr) * | 1988-03-04 | 1989-09-06 | Fujitsu Limited | Méthode pour former une couche mince semi-conductrice |
FR2775121A1 (fr) * | 1998-02-13 | 1999-08-20 | Picogiga Sa | Procede de fabrication de substrats en film mince de materiau semiconducteur, structures epitaxiales de materiau semiconducteur formees sur de tels substrats, et composants obtenus a partir de ces structures |
WO1999044224A1 (fr) * | 1998-02-27 | 1999-09-02 | North Carolina State University | Procede permettant de produire des couches semi-conductrices de nitrure de gallium par croissance de recouvrement laterale a travers des masques, et structures semi-conductrices de nitrure de gallium ainsi produites |
FR2787919A1 (fr) * | 1998-12-23 | 2000-06-30 | Thomson Csf | Procede de realisation d'un substrat destine a faire croitre un compose nitrure |
US6121121A (en) * | 1997-11-07 | 2000-09-19 | Toyoda Gosei Co., Ltd | Method for manufacturing gallium nitride compound semiconductor |
WO2001097282A1 (fr) * | 2000-06-16 | 2001-12-20 | S.O.I. Tec Silicon On Insulator Technologies | Procede de fabrication de substrats et substrats obtenus par ce procede |
EP1178521A2 (fr) * | 2000-07-31 | 2002-02-06 | Canon Kabushiki Kaisha | Procédé et dispositif pour le traitement d'un élément composé |
WO2002043124A2 (fr) * | 2000-11-27 | 2002-05-30 | S.O.I.Tec Silicon On Insulator Technologies | Procede de fabrication d'un substrat contenant une couche mince sur un support et substrat obtenu par ce procede |
Family Cites Families (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US611121A (en) * | 1898-09-20 | Grain-bagging machine | ||
JPS62171112A (ja) * | 1986-01-23 | 1987-07-28 | Oki Electric Ind Co Ltd | 半導体基体の製造方法 |
US5010034A (en) * | 1989-03-07 | 1991-04-23 | National Semiconductor Corporation | CMOS and bipolar fabrication process using selective epitaxial growth scalable to below 0.5 micron |
JPH07277884A (ja) * | 1994-04-05 | 1995-10-24 | Mitsubishi Cable Ind Ltd | 半導体用単結晶の製造方法 |
US5952679A (en) * | 1996-10-17 | 1999-09-14 | Denso Corporation | Semiconductor substrate and method for straightening warp of semiconductor substrate |
US6051849A (en) * | 1998-02-27 | 2000-04-18 | North Carolina State University | Gallium nitride semiconductor structures including a lateral gallium nitride layer that extends from an underlying gallium nitride layer |
JP2000174335A (ja) * | 1998-12-03 | 2000-06-23 | Rohm Co Ltd | GaN系化合物半導体発光素子の製造方法 |
US6458622B1 (en) * | 1999-07-06 | 2002-10-01 | Motorola, Inc. | Stress compensation composition and semiconductor component formed using the stress compensation composition |
JP2001223165A (ja) * | 2000-02-10 | 2001-08-17 | Hitachi Cable Ltd | 窒化物半導体及びその製造方法 |
US6562648B1 (en) * | 2000-08-23 | 2003-05-13 | Xerox Corporation | Structure and method for separation and transfer of semiconductor thin films onto dissimilar substrate materials |
JP2002289538A (ja) * | 2001-03-27 | 2002-10-04 | Univ Meijo | 半導体素子の製造方法及び半導体素子 |
-
2003
- 2003-05-30 FR FR0306568A patent/FR2855650B1/fr not_active Expired - Fee Related
-
2004
- 2004-01-08 US US10/755,007 patent/US7009270B2/en not_active Expired - Fee Related
- 2004-05-27 CN CNB2004800145908A patent/CN100492589C/zh not_active Expired - Fee Related
- 2004-05-27 EP EP04767192A patent/EP1629526A1/fr not_active Withdrawn
- 2004-05-27 KR KR1020057022413A patent/KR100742322B1/ko not_active IP Right Cessation
- 2004-05-27 WO PCT/FR2004/001314 patent/WO2004109781A1/fr active Application Filing
- 2004-05-27 JP JP2006530387A patent/JP4714688B2/ja not_active Expired - Fee Related
- 2004-05-28 TW TW093115427A patent/TWI337375B/zh not_active IP Right Cessation
-
2005
- 2005-11-28 US US11/287,371 patent/US7145214B2/en not_active Expired - Fee Related
- 2005-11-28 US US11/287,379 patent/US7163873B2/en not_active Expired - Fee Related
-
2006
- 2006-05-17 US US11/434,930 patent/US7405135B2/en not_active Expired - Fee Related
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0329400A2 (fr) * | 1988-02-16 | 1989-08-23 | Oki Electric Industry Company, Limited | Couche mince semi-conductrice et procédé pour sa formation |
EP0331467A2 (fr) * | 1988-03-04 | 1989-09-06 | Fujitsu Limited | Méthode pour former une couche mince semi-conductrice |
US6121121A (en) * | 1997-11-07 | 2000-09-19 | Toyoda Gosei Co., Ltd | Method for manufacturing gallium nitride compound semiconductor |
FR2775121A1 (fr) * | 1998-02-13 | 1999-08-20 | Picogiga Sa | Procede de fabrication de substrats en film mince de materiau semiconducteur, structures epitaxiales de materiau semiconducteur formees sur de tels substrats, et composants obtenus a partir de ces structures |
WO1999044224A1 (fr) * | 1998-02-27 | 1999-09-02 | North Carolina State University | Procede permettant de produire des couches semi-conductrices de nitrure de gallium par croissance de recouvrement laterale a travers des masques, et structures semi-conductrices de nitrure de gallium ainsi produites |
FR2787919A1 (fr) * | 1998-12-23 | 2000-06-30 | Thomson Csf | Procede de realisation d'un substrat destine a faire croitre un compose nitrure |
WO2001097282A1 (fr) * | 2000-06-16 | 2001-12-20 | S.O.I. Tec Silicon On Insulator Technologies | Procede de fabrication de substrats et substrats obtenus par ce procede |
EP1178521A2 (fr) * | 2000-07-31 | 2002-02-06 | Canon Kabushiki Kaisha | Procédé et dispositif pour le traitement d'un élément composé |
WO2002043124A2 (fr) * | 2000-11-27 | 2002-05-30 | S.O.I.Tec Silicon On Insulator Technologies | Procede de fabrication d'un substrat contenant une couche mince sur un support et substrat obtenu par ce procede |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10924081B2 (en) | 2015-12-22 | 2021-02-16 | Soitec | Substrate for a temperature-compensated surface acoustic wave device or volume acoustic wave device |
US11711065B2 (en) | 2015-12-22 | 2023-07-25 | Soitec | Substrate for a temperature-compensated surface acoustic wave device or volume acoustic wave device |
Also Published As
Publication number | Publication date |
---|---|
JP4714688B2 (ja) | 2011-06-29 |
FR2855650A1 (fr) | 2004-12-03 |
US20060076649A1 (en) | 2006-04-13 |
JP2007503726A (ja) | 2007-02-22 |
WO2004109781B1 (fr) | 2005-03-17 |
EP1629526A1 (fr) | 2006-03-01 |
US20060079070A1 (en) | 2006-04-13 |
CN1795538A (zh) | 2006-06-28 |
US7405135B2 (en) | 2008-07-29 |
US7163873B2 (en) | 2007-01-16 |
KR20060021864A (ko) | 2006-03-08 |
TWI337375B (en) | 2011-02-11 |
US7009270B2 (en) | 2006-03-07 |
CN100492589C (zh) | 2009-05-27 |
TW200509220A (en) | 2005-03-01 |
US20040241902A1 (en) | 2004-12-02 |
US20060216849A1 (en) | 2006-09-28 |
FR2855650B1 (fr) | 2006-03-03 |
KR100742322B1 (ko) | 2007-07-24 |
US7145214B2 (en) | 2006-12-05 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP1629526A1 (fr) | Substrat pour systemes contraints et procede de croissance cristalline sur un tel substrat | |
EP1922751B1 (fr) | Procede de fabrication d'une heterostructure de type semi-conducteur sur isolant | |
EP1292975B1 (fr) | Procede de fabrication de substrats et substrats obtenus par ce procede | |
EP1051739B1 (fr) | Substrat compliant en particulier pour un depot par hetero-epitaxie | |
FR3033933A1 (fr) | Couche thermiquement stable de piegeage de charges pour une utilisation dans la fabrication de structures de semi-conducteur sur isolant | |
EP1938362B1 (fr) | Procede de fabrication d'un element en couches minces | |
FR2876841A1 (fr) | Procede de realisation de multicouches sur un substrat | |
FR2835096A1 (fr) | Procede de fabrication d'un substrat auto-porte en materiau semi-conducteur monocristallin | |
FR2817394A1 (fr) | Procede de fabrication d'un substrat notamment pour l'optique, l'electronique ou l'optoelectronique et substrat obtenu par ce procede | |
EP2342744A1 (fr) | Procede de formation d'une couche monocristalline dans le domaine micro-electronique | |
WO2007020351A1 (fr) | Procédé de report d'une couche mince sur un support | |
FR2884967A1 (fr) | TRANCHE sSOI A COUCHE DE SILICIUM TENDUE | |
FR3051596A1 (fr) | Procede de fabrication d'un substrat de type semi-conducteur contraint sur isolant | |
FR2857502A1 (fr) | Substrats pour systemes contraints | |
EP1631982A1 (fr) | Procede d obtention d une couche tres mince par amincissement par auto-portage provoque | |
FR2860340A1 (fr) | Collage indirect avec disparition de la couche de collage | |
FR3023058A1 (fr) | Procede de realisation d'un dispositif microelectronique | |
FR3102005A1 (fr) | Procédé d’hétéro-intégration d’un matériau semi-conducteur d’intérêt sur un substrat de silicium | |
FR2848334A1 (fr) | Procede de fabrication d'une structure multicouche | |
EP3423614A1 (fr) | Procede de fabrication d'un substrat semi-conducteur | |
FR2936904A1 (fr) | Procedes et structures pour alterer la contrainte dans des materiaux nitrure iii. | |
WO2005013317A2 (fr) | Structure semiconducteur-sur-isolant contrainte ayant une tenue des contraintes aux hautes temperatures | |
FR2944137A1 (fr) | Methodes et structures epitaxiales pour reduire la densite de dislocations de surface dans des materiaux semi-conducteu rs |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): AE AG AL AM AT AU AZ BA BB BG BR BW BY BZ CA CH CN CO CR CU CZ DE DK DM DZ EC EE EG ES FI GB GD GE GH GM HR HU ID IL IN IS JP KE KG KP KR KZ LC LK LR LS LT LU LV MA MD MG MK MN MW MX MZ NA NI NO NZ OM PG PH PL PT RO RU SC SD SE SG SK SL SY TJ TM TN TR TT TZ UA UG US UZ VC VN YU ZA ZM ZW |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): GM KE LS MW MZ NA SD SL SZ TZ UG ZM ZW AM AZ BY KG KZ MD RU TJ TM AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HU IE IT LU MC NL PL PT RO SE SI SK TR BF BJ CF CG CI CM GA GN GQ GW ML MR NE SN TD TG |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
B | Later publication of amended claims |
Effective date: 20041220 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2004767192 Country of ref document: EP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1020057022413 Country of ref document: KR |
|
WWE | Wipo information: entry into national phase |
Ref document number: 20048145908 Country of ref document: CN |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2006530387 Country of ref document: JP |
|
WWP | Wipo information: published in national office |
Ref document number: 2004767192 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 1020057022413 Country of ref document: KR |