US4617552A - Method and apparatus for converting a digital data - Google Patents
Method and apparatus for converting a digital data Download PDFInfo
- Publication number
- US4617552A US4617552A US06/644,445 US64444584A US4617552A US 4617552 A US4617552 A US 4617552A US 64444584 A US64444584 A US 64444584A US 4617552 A US4617552 A US 4617552A
- Authority
- US
- United States
- Prior art keywords
- bits
- detecting
- signal
- converted
- digital
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 238000000034 method Methods 0.000 title claims abstract description 17
- 238000006243 chemical reaction Methods 0.000 description 19
- 230000007704 transition Effects 0.000 description 11
- 238000010586 diagram Methods 0.000 description 7
- 230000008859 change Effects 0.000 description 4
- 230000005236 sound signal Effects 0.000 description 3
- 238000010276 construction Methods 0.000 description 1
- 230000003111 delayed effect Effects 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004044 response Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03M—CODING; DECODING; CODE CONVERSION IN GENERAL
- H03M1/00—Analogue/digital conversion; Digital/analogue conversion
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B20/00—Signal processing not specific to the method of recording or reproducing; Circuits therefor
- G11B20/10—Digital recording or reproducing
- G11B20/14—Digital recording or reproducing using self-clocking codes
- G11B20/1403—Digital recording or reproducing using self-clocking codes characterised by the use of two levels
- G11B20/1423—Code representation depending on subsequent bits, e.g. delay modulation, double density code, Miller code
- G11B20/1426—Code representation depending on subsequent bits, e.g. delay modulation, double density code, Miller code conversion to or from block codes or representations thereof
Definitions
- the present invention generally relates to a digital data converting method and the apparatus thereof and, more particularly, to a digital data converting method and apparatus thereof suitable for use with a case in which an audio signal or the like is pulse code-modulated (PCM) and then recorded.
- PCM pulse code-modulated
- a common recording scheme converts an original analog signal into digital data using the pulse code modulation (PCM).
- PCM pulse code modulation
- the PCM digital data is then modulated using a so-called NRZI (non-return to zero, inverted) coding system.
- NRZI non-return to zero, inverted
- the NRZI coding system enables recording at the same bit densities possible with NRZ coding but without the problems associated with a signal polarity in the NRZ coding.
- a "1" digital bit is represented by a transition between the two levels of a bi-level signal, while a continuation of the bi-level signal at the same level represents a "0" digital bit.
- the actual level of the signal does not represent digital information. Instead, the digital information is determined by whether or not the signal has changed levels between adjacent bit cells. For example, if the portion of the signal representing a particular bit of digital data is at the same level as the portion representing the preceding bit, then that particular bit is a digital zero.
- This system employs a 8/10 converting scheme in which each eight bits of digital information in a base digital is converted to a ten-bit word to form a converted digital signal.
- Eight bits (B 1 , B 2 , B 3 , B 4 , B 5 , B 6 , B 7 , B 8 ) can be combined in 256 (2 8 ) different ways. With 10 bits, 1024 (2 10 ) combinations are possible. Thus, 256 of the 1024 possible ten-bit combinations are used to represent the eight-bit combinations.
- Table I shows that there are numerous possible combinations that will satisfy the constraints. For example, if up to three digital zeroes are permitted at the beginning of each word, then no digital zeroes can be permitted at the end of any word. In that case, Table I shows that the total of the possible combinations is:
- the maximum total is achieved if no more than two digital zeroes are permitted at the beginning of a ten-bit converted word and no more than one digital zero is permitted at the end. In that case, the total is:
- the following table illustrates the number of possible combinations of ten-bit combinations, which begin with no more than two digital zeroes and end with no more than one digital zero, having DC component with 0, -2 and +2 when NRZI-coded.
- FIGS. 1A to 1C illustrate some examples of the converted words used to construct Table II.
- FIGS. 1A and 1B show ten-bit combinations in NRZI code with a convention DC component of -2;
- FIG. 1C shows a ten-bit combination with a convention DC component of +2.
- FIGS. 1A to 1C also illustrate that if Table II were constructed defining the convention DC component by assuming the last bit of the next-preceding ten-bit combination was at the signal's higher level, the "-2" and "+2" columns would be reversed.
- FIGS. 2A and 2B illustrate an important property of the ten-bit secondary combinations thus chosen. If the first bit in a secondary combination, as shown in FIG. 2B, is inverted, its convention DC component is changed from -2 to +2. It is possible to invert other bits within secondary combinations to change the DC component from -2 to +2, but it is preferred to change the convention DC component by inverting the first bit, since that always results in changing the DC component from -2 to +2 and changing the actual DC component from +2 or -2 to -2 or +2, respectively.
- the method of this embodiment can be understood by reference to FIGS. 3A and 3B. Assume that, as shown in FIG. 3A, a particular portion of the converted digital signal ends at the lower signal level. Assume also that the DC component of the signal at the end of this signal portion is zero. In FIGS. 3A and 3B, the inverted delta indicates the beginning and end of consecutive converted words. If the first full converted word CW 1 in FIG. 3A comprises a secondary combination, then its DC component will be -2. For all of the following words that comprise primary combinations, the DC components are zero. Thus, the DC component in the entire signal remains at -2.
- the DC component of the signal portion including the pair of secondary combinations can be returned to zero in accordance with this example by inverting a bit in the next secondary combination if its actual DC component is the same as the actual DC component of the first secondary combination in that signal portion.
- the number of level transitions in the signal portion including the pair of secondary combinations prior to the beginning of the second secondary combination is eight, which is an even number.
- the level of the signal at the beginning of the second secondary ten-bit combination will be the same after an even number of level changes as the signal level at the beginning of the first secondary combination.
- the second secondary combination begins on the same level, its actual DC component will be the same, here a -2.
- the first bit of that second secondary combination is changed from a digital zero to a digital one, then the DC component of the second secondary combination becomes +2.
- the DC component of the entire signal portion is zero.
- FIG. 3B illustrates another example. If the number of level transitions before the start of the second secondary combination is odd, then that secondary combination begins at a high level and its DC component will be +2. Thus, no inversion is required to make the DC component of the entire three-word signal portion shown CW 1 -CW 3 in FIG. 3B zero.
- FIG. 4 shows an example of an apparatus which is capable of conversion in accordance with the above system.
- reference numeral 1 designates an input terminal, 2 an 8-bit shift register which accepts information of 8 bits, 3 a conversion logic circuit and 4 a 10-bit shift register. Then, information applied to the input terminal 1 is transferred 8 bits by 8 bits through the shift register 2 and the information of 8 bits (B 1 , B 2 , B 3 , B 4 , B 5 , B 6 , B 7 , B 8 ) is supplied to the logic circuit 3.
- the above one-to-one conversion is carried out and then information of converted 10 bits (P 1 , P 2 , P 3 , P 4 , P 5 , P 6 , P 7 , P 8 , P 9 , P 10 ) is supplied to the shift register 4.
- the number of level transitions of the signal after being NRZI-coded is detected by the logic circuit 3. Since the number of level transitions is known in advance for each combination, a read-only memory, for example, which constructs the logic circuit 3 can simultaneously produce information regarding the number of level transitions (information is made enough to present only whether the number of level transitions is odd or even, and when it is odd, the information is digital "1".).
- This output Q is supplied to a latch circuit 8 and the latched output Q' from the latch circuit 8 is supplied to the logic circuit 3.
- a timing signal regarding information of every 8 bits supplied to the input terminal 1 is detected by a detecting circuit 9, and this timing signal is supplied to the load terminal of the shift register 4 and the latch terminal of latch circuit 8.
- the latched output Q' is used in such a manner that when the latched output Q' is "0", the initial bit is converted to "1", while when the latched output Q' is "1", the initial bit is converted to "0". At that time, as the output Q is produced the information indicating whether the number of level transitions is odd or even which then is latched to the latch circuit 8. Further, when the bits are converted to the primary combination, the output of 10 bits is delivered as it is, and as the output Q is produced an odd or even information which is a sum between the number of level transitions of the primary combination and the latched output Q', which is then latched.
- a clock signal with frequency 5/4 times the clock of the input signal is supplied through a clock terminal 5 to the shift register 4 from which the above ten bits are read out in turn.
- This read-out signal is supplied to a JK flip-flop circuit 6 and the clock signal from the clock terminal 5 is supplied to the JK flip-flop circuit 6 so that a signal which is NRZI-coded is produced at an output terminal 7.
- FIG. 5 shows an example of an apparatus for demodulating information which was modulated.
- reference numeral 11 designates an input terminal through which a signal is supplied through an NRZI demodulating circuit 12 to a 10-bit shift register 13.
- Information of ten bits, P 1 to P 10 from the shift register 13 is supplied to a conversion logic circuit 14 in which the information of ten bits, P 1 to P 10 is demodulated using one-to-one reverse conversion. Accordingly, the demodulated information of eight bits, B 1 to B 8 is delivered to an 8-bit shift register 15 and then developed at an output terminal 16.
- the reverse conversion is carried out regardless of the initial bit.
- PCM pulse code-modulated
- a method for converting a digital data into a NRZI-coded digital signal comprising the steps of:
- an apparatus for converting a digital data into an NRZI-coded digital signal comprising:
- an apparatus for modulating and demodulating a base digital signal divided into a series of base words each with m bits of data into a converted digital signal by matching a converted word with each said base word, and vice versa comprising:
- said logic circuit having a control terminal and a first logic means being selected when said control terminal is supplied with a first signal value, a second logic means being selected when said control terminal is supplied with a second signal value, and a third logic means employed for both of modulating and demodulating.
- FIGS. 1A to 1C illustrate possible ten-bit secondary combinations of a converted digital signal NRZI-coded
- FIG. 2A illustrates a ten-bit secondary combination of a converted digital signal NRZI-coded
- FIG. 2B illustrates the ten-bit combination shown in FIG. 2A with the first bit thereof inverted from a digital zero to a digital one;
- FIGS. 3A and 3B illustrate converted digital signals
- FIG. 4 schematically illustrates apparatus for generating an m-bit NRZI-coded converted digital signal from an n-bit base digital signal
- FIG. 5 schematically illustrates apparatus for restoring an n-bit base digital signal from the m-bit NRZI-coded converted digital signal
- FIG. 6 is a block diagram showing an embodiment of an information converting apparatus according to the present invention.
- FIG. 7 is a block diagram showing a practical example of a sub-logic circuit used in the converting apparatus of the invention shown in FIG. 6;
- FIG. 8 is a block diagram showing a practical example of parts of the apparatus shown in FIG. 6;
- FIG. 9 is a block diagram showing an example of a demodulating apparatus used in the present invention.
- FIG. 10 is a block diagram of a practical example of a sub-logic circuit used in the demodulating apparatus shown in FIG. 9;
- FIG. 11 is a block diagram showing an example of a circuit in which main logic circuits used in the converting and demodulating apparatus shown in FIGS. 6 and 9 are formed integral with each other.
- FIGS. 12 to 17 are respectively diagrams showing different 278 ten-bit patterns.
- ten-bit pattern which can satisfy the above constraints are made in 278 different ways (the 278 ten-bit patterns are shown in FIGS. 12 to 17).
- the 278 ten-bit patterns are shown in FIGS. 12 to 17.
- the pattern of the lower 5 bits can be classified into five groups, A to E as shown on the following TABLE III.
- Table III shows that in the groups A and B, the initial bit is inverted but the remaining four bits are equal to one another. Further, the lower three bits of the groups C and D are equal to the lower three-bit of the patterns which begin with "0" in the group A and with "1" in the group B.
- the number of the patterns formed by respective connections of the bits becomes as shown in the right-hand side column on Table IV and 240 patterns can be formed. Further, by adding 16 patterns in which the lower five bits belong to the group E thereto, it is possible to form 256 patterns.
- The, input pattern of 8 bits is divided into upper and lower 4 bits each.
- the pattern of each 4 bits is combined in different 16 ways. Therefore, the patterns of upper 4 bits are respectively made corresponding to one or more of 21 patterns on the Table IV, while the patterns of lower 4 bits are respectively made corresponding to the patterns of the group 5 on the Table II.
- 16 patterns of lower 4 bits are made corresponding to 16 patterns of the groups A and B on the Table III.
- the upper 4 bits of the input can directly be made corresponding to 9 patterns of upper 5 bits which adopt the groups A, B (including B') in the central column of the Table IV.
- 9 patterns of upper 5 bits which adopt any one of the groups A (including A') and B 2 patterns which adopt the group B and desired 2 patterns which adopt the group A are combined with one another and two pairs of the upper 5 bits (each 2 patterns) are made corresponding to 2 patterns of the upper 4 bits of the input.
- desired 2 patterns are combined to each other so that one pair of the upper 5 bits (2 patterns) are made corresponding to 1 pattern of the upper 4 bits of the input.
- 2 patterns of upper 5 bits which adopt the groups A (including A') and C are combined with desired 2 patterns in the remaining 3 patterns which adopt the group A so that two pairs of the upper 5 bits (each 2 patterns) are made corresponding to 2 patterns of the upper 4 bits of the input.
- the remaining 1 pattern which adopts the group A is combined with 1 pattern which adopts the groups B and D so that one pair of the upper 5 bits (two patterns) are made corresponding to 1 pattern of the upper 4 bits of the input.
- 16 patterns of upper 5 bits which adopt the group E are made corresponding to 1 pattern of upper 4 bits of the input.
- FIG. 6 shows an example of a converting circuit used in the present invention.
- reference numeral 21 designates an eight-bit input terminal group, 22 main logic circuit for conversion which is made of a programmable logic array (PLA) or a gate, and 23 a sub-logic circuit capable of reducing the load of the main logic circuit 22.
- PLA programmable logic array
- the sub-logic circuit 23 produces detecting signals by detecting the input pattern. That is, in the above embodiment, from the sub-logic circuit 23 produced are, for example, a detecting signal a which is made on when input corresponding to a pattern of the pair which does not include the group B appears, while is made off in other cases; a detecting signal b which is made on when input corresponding to a pattern of the pair which includes the group E appears, while is made off in other cases; and a detecting signal c which is made on when input corresponding to the pair including the groups A', B' appears, while is made off in other cases.
- a detecting signal a which is made on when input corresponding to a pattern of the pair which does not include the group B appears, while is made off in other cases
- a detecting signal b which is made on when input corresponding to a pattern of the pair which includes the group E appears, while is made off in other cases
- a detecting signal c which is made on when input corresponding to the pair including the groups A'
- FIG. 7 shows a practical example of a circuit for such a case in which the pair having, for example, two of the group A are assigned to 6 H , 7 H and E H of upper 4 bits of the input and the pair including the group E are assigned to F H of upper 4 bits of the input. It is sufficient that the detecting signal c, when sequentially assigned with 000 to 111 of lower 3 bits of the input on Table III, is made on with 010, 100 and 110 and made off in other case. In this case, the circuit thereof becomes as shown in FIG. 7.
- these detecting signals a to c are respectively supplied to the main logic circuit 22 as shown in FIG. 6 to control the latter, whereby the conversion logic can extremely be simplified.
- Reference numeral 24 designates a group of inventers which are provided at the outputs of the PLA so as to alleviate the main logic circuit 22.
- the non-parenthesized inverters are more effective, while the parenthesized inverters, if they are provided, are more advantageous.
- Reference numeral 25 designates a shift register for the output.
- reference numeral 26 designates a circuit which forms an inverting control signal of an output intial bit by detecting the above DC component.
- Reference numeral 27 designates an exclusive-OR circuit which inverts the initial bit by using the control signal and reference numeral 28 designates a detecting circuit of DC component.
- the inverting control signal forming circuit 26 is formed as follows.
- the outputs at the even numbered bits are respectively supplied to an exclusive-OR circuit 31 and calculated in exclusive-OR logical operation for all the outputs.
- this bit is inverted here so that the DC components of this bit and the immediately preceding bit become zero.
- the even bit is "0”
- the DC component of ⁇ 2 exists.
- the bit begins with two zeros
- the DC component becomes 0 or ⁇ 4.
- the bit begins with three zeroes
- the DC component becomes ⁇ 2 or ⁇ 6. That is, when the number of zeroes is even, the DC component becomes 0, ⁇ 4, ⁇ 8 . . . , while it is odd, the DC component becomes ⁇ 2, ⁇ 6, ⁇ 10 .
- the DC component of 10 bits on the whole is limited to 0 or -2.
- the DC component is 0 or ⁇ 2.
- the above exclusive-OR circuit 31 can detect that when the output is "1", the DC component is 0, while when the output is "0", the DC component is -2.
- an exclusive-OR circuit 32 and a D flip-flop 33 constitute an NRZI coding circuit.
- the DC component detecting circuit 28 (in FIG. 6) is formed of an up-down counter 34. That is, the up-down counter 34 is driven by a clock with 1/2 frequency so as to count only even numbered bits.
- the up-down of the counter 34 is controlled by the output from the exclusive-OR circuit 32 whereby to detect the DC component. Since the output of the up-down counter 34 is always delayed by 2 bits, exclusive-OR circuits 35, 36 are provided to compensate for the value by the final 2 bits.
- This detected signal and the signal from the exclusive-OR circuit 31 are respectively supplied to a NAND circuit 37 which then forms the inverting control signal of the initial bit.
- Another version of inverting the initial bit is provided such that the DC component is detected by the counter or the like to directly invert the initial bit of the output from the shift register 25.
- the coding signal is delivered to an output terminal 29.
- FIG. 9 shows an example of a demodulating circuit.
- reference numeral 41 designates a DC component detecting circuit which is formed of a counter or the like. An input signal is supplied through this detecting circuit 41 to a shift register 42, and the initial bit is inverted by an exclusive-OR circuit 43 in response to the signal from the circuit 41 and then supplied to a main logic circuit 44.
- Reference numeral 45 designates a sub-logic circuit which is constructed as shown in, for example, FIG. 10 to provide a detecting signal e for the pattern including the group E and a detecting signal f for the pattern including the group A.
- the group A is detected when the third and fifth bits are equal to each other and their initial bits are "1" and when the third and fifth bits are different from each other and their initial bits are "0".
- the group B is detected when the third and fifth bits are equal to each other and their initial bits are "0" and when the third and fifth bits are different from each other and their initial bits are "1".
- these detecting signals e and f are supplied to the main logic circuit 44 to control the conversion logic, whereby the conversion logic can extremely be simplified.
- the demodulated output is delivered to the output terminal group 45'.
- FIG. 11 shows an example in which the main logic circuit 22 and 44 in the conversion and demodulating circuits are integrated into a circuit 50.
- outputs from an input circuit 21' corresponding to the input terminal group 21 in FIG. 6 and the outputs from the shift register 42 in FIG. 9 are converted commonly as a tri-state output and connected to the main logic circuit 50.
- the switching signal for conversion and demodulation is applied through a terminal 51 to the main logic circuit 50.
- main logic circuits 22 and 44 there exist many logics common to the main logic circuits 22 and 44.
- the conversion logic can be simplified.
Landscapes
- Engineering & Computer Science (AREA)
- Signal Processing (AREA)
- Theoretical Computer Science (AREA)
- Dc Digital Transmission (AREA)
- Signal Processing For Digital Recording And Reproducing (AREA)
- Compression, Expansion, Code Conversion, And Decoders (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP58157643A JPS6048645A (ja) | 1983-08-29 | 1983-08-29 | 情報変換装置 |
JP58-157643 | 1983-08-29 |
Publications (1)
Publication Number | Publication Date |
---|---|
US4617552A true US4617552A (en) | 1986-10-14 |
Family
ID=15654204
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US06/644,445 Expired - Lifetime US4617552A (en) | 1983-08-29 | 1984-08-27 | Method and apparatus for converting a digital data |
Country Status (17)
Country | Link |
---|---|
US (1) | US4617552A (ko) |
JP (1) | JPS6048645A (ko) |
KR (1) | KR920005361B1 (ko) |
AT (1) | AT394464B (ko) |
AU (3) | AU576515B2 (ko) |
BE (1) | BE900451A (ko) |
BR (1) | BR8404315A (ko) |
CA (1) | CA1224273A (ko) |
CH (2) | CH662668A5 (ko) |
DE (1) | DE3431777A1 (ko) |
DK (1) | DK168782B1 (ko) |
ES (3) | ES8703219A1 (ko) |
FR (1) | FR2551277B1 (ko) |
GB (3) | GB2146206B (ko) |
IT (1) | IT1175662B (ko) |
NL (1) | NL192362C (ko) |
SE (3) | SE458165B (ko) |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4833471A (en) * | 1984-03-26 | 1989-05-23 | Canon Kabushiki Kaisha | Data processing apparatus |
US5003407A (en) * | 1987-10-21 | 1991-03-26 | Sony Corporation | Apparatus for selectively reproducing a video signal and a digitized audio signal recorded on a record medium with one of a plurality of recording densities |
US5012240A (en) * | 1988-12-28 | 1991-04-30 | Nippon Hoso Kyokai | Parallel to serial converter with complementary bit insertion for disparity reduction |
US5177482A (en) * | 1990-08-16 | 1993-01-05 | International Business Machines Incorporated | Rll encoder and decoder with pipelined plural byte processing |
US5241309A (en) * | 1989-08-16 | 1993-08-31 | International Business Machines Corporation | Data coding for fast start-up of prml receivers |
US5283576A (en) * | 1991-05-20 | 1994-02-01 | Fujitsu Limited | Disparity detection circuit for a 2-bit to 4-bit coded signal decoder |
US5327124A (en) * | 1992-05-21 | 1994-07-05 | Pioneer Electronic Corporation | Method of secondary modulation of a train of recorded data |
US5521598A (en) * | 1993-10-11 | 1996-05-28 | Sgs-Thomson Microelectronics, Srl | RLL/NRZ decoder programmable for single/dual bit output data streams |
US5544178A (en) * | 1994-06-10 | 1996-08-06 | Cirrus Logic, Inc. | Method and apparatus for encoding data in a PRML class-IV digital communication channel |
US6169769B1 (en) * | 1994-10-31 | 2001-01-02 | Symbol Technologies, Inc. | Method and apparatus for bias suppression in a VCO based FM transmission system |
US6295010B1 (en) * | 1998-07-02 | 2001-09-25 | Seagate Technology, Llc | 8B/10B encoder system and method |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4786890A (en) * | 1987-07-28 | 1988-11-22 | International Business Machines Corporation | Method and apparatus for implementing a PRML code |
EP0557130B1 (en) * | 1992-02-19 | 2000-05-17 | Mitsubishi Denki Kabushiki Kaisha | Data conversion method and recording/reproducing apparatus using the same |
JP2000105981A (ja) * | 1998-09-29 | 2000-04-11 | Toshiba Corp | データ変換方法および装置 |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB1150675A (en) * | 1966-05-04 | 1969-04-30 | Nippon Electric Co | Reversible Electrical Code Converter |
EP0097763A2 (en) * | 1982-06-30 | 1984-01-11 | International Business Machines Corporation | A method and apparatus for producing a DC balanced (0,4) run length limited rate 8B/10B code from an input data stream |
US4520346A (en) * | 1981-04-24 | 1985-05-28 | Sony Corporation | Method and apparatus for encoding an NRZI digital signal with low DC component |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3810111A (en) * | 1972-12-26 | 1974-05-07 | Ibm | Data coding with stable base line for recording and transmitting binary data |
DE2947874C2 (de) * | 1979-11-28 | 1985-03-21 | Institut für Rundfunktechnik GmbH, 8000 München | Einrichtung zum Aufzeichnen von Videosignalen in digitaler Form auf einen magnetischen Informationsträger sowie Einrichtung zum Abnehmen von in digitaler Form aufgezeichneten Videosignalen auf einem magnetischen Informationsträger |
JPS57154610A (en) * | 1981-03-20 | 1982-09-24 | Fujitsu General Ltd | Digital modulating and demodulating system |
GB2109200B (en) * | 1981-09-15 | 1985-07-03 | British Broadcasting Corp | Digital data encoding |
-
1983
- 1983-08-29 JP JP58157643A patent/JPS6048645A/ja active Granted
-
1984
- 1984-08-22 AU AU32261/84A patent/AU576515B2/en not_active Expired
- 1984-08-24 CH CH896/87A patent/CH662668A5/fr not_active IP Right Cessation
- 1984-08-24 CH CH4043/84A patent/CH661624A5/fr not_active IP Right Cessation
- 1984-08-24 CA CA000461716A patent/CA1224273A/en not_active Expired
- 1984-08-27 FR FR848413262A patent/FR2551277B1/fr not_active Expired - Lifetime
- 1984-08-27 US US06/644,445 patent/US4617552A/en not_active Expired - Lifetime
- 1984-08-28 KR KR1019840005247A patent/KR920005361B1/ko not_active IP Right Cessation
- 1984-08-28 DK DK410484A patent/DK168782B1/da not_active IP Right Cessation
- 1984-08-28 ES ES535476A patent/ES8703219A1/es not_active Expired
- 1984-08-29 DE DE19843431777 patent/DE3431777A1/de active Granted
- 1984-08-29 IT IT22461/84A patent/IT1175662B/it active
- 1984-08-29 GB GB08421805A patent/GB2146206B/en not_active Expired
- 1984-08-29 BR BR8404315A patent/BR8404315A/pt not_active IP Right Cessation
- 1984-08-29 SE SE8404288A patent/SE458165B/sv not_active IP Right Cessation
- 1984-08-29 NL NL8402631A patent/NL192362C/nl not_active IP Right Cessation
- 1984-08-29 BE BE2/60486A patent/BE900451A/fr not_active IP Right Cessation
- 1984-08-29 AT AT0276384A patent/AT394464B/de not_active IP Right Cessation
-
1986
- 1986-06-25 ES ES556794A patent/ES8800542A1/es not_active Expired
- 1986-06-25 ES ES556795A patent/ES8800543A1/es not_active Expired
-
1987
- 1987-01-23 GB GB08701505A patent/GB2184923B/en not_active Expired
- 1987-01-23 GB GB08701506A patent/GB2184924B/en not_active Expired
-
1988
- 1988-07-08 AU AU18868/88A patent/AU601295B2/en not_active Expired
- 1988-07-08 AU AU18867/88A patent/AU602100B2/en not_active Expired
- 1988-07-27 SE SE8802733A patent/SE467032B/sv not_active IP Right Cessation
- 1988-07-27 SE SE8802734A patent/SE467030B/sv not_active IP Right Cessation
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB1150675A (en) * | 1966-05-04 | 1969-04-30 | Nippon Electric Co | Reversible Electrical Code Converter |
US4520346A (en) * | 1981-04-24 | 1985-05-28 | Sony Corporation | Method and apparatus for encoding an NRZI digital signal with low DC component |
EP0097763A2 (en) * | 1982-06-30 | 1984-01-11 | International Business Machines Corporation | A method and apparatus for producing a DC balanced (0,4) run length limited rate 8B/10B code from an input data stream |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4833471A (en) * | 1984-03-26 | 1989-05-23 | Canon Kabushiki Kaisha | Data processing apparatus |
US5003407A (en) * | 1987-10-21 | 1991-03-26 | Sony Corporation | Apparatus for selectively reproducing a video signal and a digitized audio signal recorded on a record medium with one of a plurality of recording densities |
US5012240A (en) * | 1988-12-28 | 1991-04-30 | Nippon Hoso Kyokai | Parallel to serial converter with complementary bit insertion for disparity reduction |
US5241309A (en) * | 1989-08-16 | 1993-08-31 | International Business Machines Corporation | Data coding for fast start-up of prml receivers |
US5177482A (en) * | 1990-08-16 | 1993-01-05 | International Business Machines Incorporated | Rll encoder and decoder with pipelined plural byte processing |
US5283576A (en) * | 1991-05-20 | 1994-02-01 | Fujitsu Limited | Disparity detection circuit for a 2-bit to 4-bit coded signal decoder |
US5327124A (en) * | 1992-05-21 | 1994-07-05 | Pioneer Electronic Corporation | Method of secondary modulation of a train of recorded data |
US5521598A (en) * | 1993-10-11 | 1996-05-28 | Sgs-Thomson Microelectronics, Srl | RLL/NRZ decoder programmable for single/dual bit output data streams |
US5544178A (en) * | 1994-06-10 | 1996-08-06 | Cirrus Logic, Inc. | Method and apparatus for encoding data in a PRML class-IV digital communication channel |
US6169769B1 (en) * | 1994-10-31 | 2001-01-02 | Symbol Technologies, Inc. | Method and apparatus for bias suppression in a VCO based FM transmission system |
US6295010B1 (en) * | 1998-07-02 | 2001-09-25 | Seagate Technology, Llc | 8B/10B encoder system and method |
Also Published As
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4617552A (en) | Method and apparatus for converting a digital data | |
US4499454A (en) | Method and apparatus for encoding a digital signal with a low DC component | |
CN101577133B (zh) | 译码设备以及读出设备 | |
EP0178813B1 (en) | Method and apparatus for encoding binary data | |
US4677421A (en) | Digital information signal encoding method with reduced run length and improved self-clocking | |
US4598267A (en) | Method and apparatus for converting a digital signal | |
GB2101854A (en) | Method and apparatus for encoding an nrzi digital signal with low dc component | |
JPS6129578B2 (ko) | ||
US6275175B1 (en) | Device for encoding/decoding n-bit source words into corresponding m-bit channel words, and vice versa | |
EP0557130B1 (en) | Data conversion method and recording/reproducing apparatus using the same | |
JPH0452020B2 (ko) | ||
JP3240341B2 (ja) | 情報変換方法及び記録再生装置 | |
JP3935217B2 (ja) | mビット情報ワードのシーケンスから変調信号への変換 | |
JP2809832B2 (ja) | 符号変調方法 | |
US4502036A (en) | Encoding and decoding systems for binary data | |
US5854596A (en) | Encoding arrangement and method for encoding (n-1)-bit information words into n-bit channel words and decoding arrangement and method for decoding the channel words into information words | |
KR950010213B1 (ko) | 디지탈 코드 변환 장치 및 방법 | |
GB2067055A (en) | Methods of converting binary digital information | |
EP0310041A2 (en) | 8-bit to 9-bit code conversion system and 8/9 converter | |
US5642113A (en) | Methods and devices for converting a sequence of m-bit information words to a modulated signal and including that signal on a record carrier, devices for decoding that signal and reading it from a record carrier, and that signal | |
JPH11145841A (ja) | 変調装置および方法、復調装置および方法、並びに伝送媒体 | |
JPS6069943A (ja) | コ−ド変換方式 | |
KR850001689B1 (ko) | 디지탈 정보 인코딩 방법 | |
JP3011436B2 (ja) | ディジタル信号変調方式 | |
JPS59888B2 (ja) | デ−タ符号器 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SONY CORPORATION 7-35 KITASHINAGAWA-6, SHINAGAWA- Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNORS:KOJIMA, YUICHI;FUKUDA, SHINICHI;REEL/FRAME:004307/0287 Effective date: 19840821 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
FPAY | Fee payment |
Year of fee payment: 12 |