TWI747512B - 具有較佳電荷捕獲效率之高電阻率絕緣體上矽基板 - Google Patents
具有較佳電荷捕獲效率之高電阻率絕緣體上矽基板 Download PDFInfo
- Publication number
- TWI747512B TWI747512B TW109132617A TW109132617A TWI747512B TW I747512 B TWI747512 B TW I747512B TW 109132617 A TW109132617 A TW 109132617A TW 109132617 A TW109132617 A TW 109132617A TW I747512 B TWI747512 B TW I747512B
- Authority
- TW
- Taiwan
- Prior art keywords
- single crystal
- crystal semiconductor
- layer
- ohm
- semiconductor processing
- Prior art date
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76251—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
- H01L21/76254—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques with separation/delamination along an ion implanted layer, e.g. Smart-cut, Unibond
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02367—Substrates
- H01L21/0237—Materials
- H01L21/02373—Group 14 semiconducting materials
- H01L21/02381—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02439—Materials
- H01L21/02441—Group 14 semiconducting materials
- H01L21/0245—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02436—Intermediate layers between substrates and deposited layers
- H01L21/02516—Crystal orientation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02524—Group 14 semiconducting materials
- H01L21/02532—Silicon, silicon germanium, germanium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/0257—Doping during depositing
- H01L21/02573—Conductivity type
- H01L21/02576—N-type
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/0257—Doping during depositing
- H01L21/02573—Conductivity type
- H01L21/02579—P-type
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02612—Formation types
- H01L21/02617—Deposition types
- H01L21/0262—Reduction or decomposition of gaseous compounds, e.g. CVD
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D30/00—Field-effect transistors [FET]
- H10D30/60—Insulated-gate field-effect transistors [IGFET]
- H10D30/67—Thin-film transistors [TFT]
- H10D30/6758—Thin-film transistors [TFT] characterised by the insulating substrates
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D86/00—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates
- H10D86/201—Integrated devices formed in or on insulating or conducting substrates, e.g. formed in silicon-on-insulator [SOI] substrates or on stainless steel or glass substrates the substrates comprising an insulating layer on a semiconductor body, e.g. SOI
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Materials Engineering (AREA)
- Crystallography & Structural Chemistry (AREA)
- Recrystallisation Techniques (AREA)
- Crystals, And After-Treatments Of Crystals (AREA)
- Chemical Vapour Deposition (AREA)
- Inorganic Insulating Materials (AREA)
- Elimination Of Static Electricity (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US201662412937P | 2016-10-26 | 2016-10-26 | |
| US62/412,937 | 2016-10-26 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| TW202117803A TW202117803A (zh) | 2021-05-01 |
| TWI747512B true TWI747512B (zh) | 2021-11-21 |
Family
ID=60162290
Family Applications (3)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| TW109132617A TWI747512B (zh) | 2016-10-26 | 2017-10-23 | 具有較佳電荷捕獲效率之高電阻率絕緣體上矽基板 |
| TW106136283A TWI721223B (zh) | 2016-10-26 | 2017-10-23 | 具有較佳電荷捕獲效率之高電阻率絕緣體上矽基板 |
| TW110138200A TWI774584B (zh) | 2016-10-26 | 2017-10-23 | 具有較佳電荷捕獲效率之高電阻率絕緣體上矽基板 |
Family Applications After (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| TW106136283A TWI721223B (zh) | 2016-10-26 | 2017-10-23 | 具有較佳電荷捕獲效率之高電阻率絕緣體上矽基板 |
| TW110138200A TWI774584B (zh) | 2016-10-26 | 2017-10-23 | 具有較佳電荷捕獲效率之高電阻率絕緣體上矽基板 |
Country Status (7)
| Country | Link |
|---|---|
| US (4) | US10546771B2 (enExample) |
| EP (4) | EP3533081B1 (enExample) |
| JP (3) | JP6831911B2 (enExample) |
| CN (2) | CN115763496A (enExample) |
| SG (2) | SG11201903090SA (enExample) |
| TW (3) | TWI747512B (enExample) |
| WO (1) | WO2018080772A1 (enExample) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TWI774584B (zh) * | 2016-10-26 | 2022-08-11 | 環球晶圓股份有限公司 | 具有較佳電荷捕獲效率之高電阻率絕緣體上矽基板 |
Families Citing this family (30)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP6447439B2 (ja) * | 2015-09-28 | 2019-01-09 | 信越半導体株式会社 | 貼り合わせsoiウェーハの製造方法 |
| WO2017142849A1 (en) * | 2016-02-19 | 2017-08-24 | Sunedison Semiconductor Limited | Semiconductor on insulator structure comprising a buried high resistivity layer |
| FR3066858B1 (fr) * | 2017-05-23 | 2019-06-21 | Soitec | Procede pour minimiser une distorsion d'un signal dans un circuit radiofrequence |
| EP3432360A1 (en) * | 2017-07-17 | 2019-01-23 | Murata Manufacturing Co., Ltd. | Distributed rc termination |
| US10468486B2 (en) * | 2017-10-30 | 2019-11-05 | Taiwan Semiconductor Manufacturing Company Ltd. | SOI substrate, semiconductor device and method for manufacturing the same |
| US10943813B2 (en) * | 2018-07-13 | 2021-03-09 | Globalwafers Co., Ltd. | Radio frequency silicon on insulator wafer platform with superior performance, stability, and manufacturability |
| CN110943066A (zh) * | 2018-09-21 | 2020-03-31 | 联华电子股份有限公司 | 具有高电阻晶片的半导体结构及高电阻晶片的接合方法 |
| CN111640798B (zh) * | 2019-03-01 | 2023-04-07 | 世界先进积体电路股份有限公司 | 半导体装置及其制造方法 |
| US10840328B1 (en) * | 2019-05-16 | 2020-11-17 | Vanguard International Semiconductor Corporation | Semiconductor devices having charge-absorbing structure disposed over substrate and methods for forming the semiconductor devices |
| CN110571151B (zh) * | 2019-09-02 | 2021-10-26 | 武汉新芯集成电路制造有限公司 | 多晶硅层的制作方法、闪存及其制作方法 |
| JP2023500463A (ja) * | 2019-10-29 | 2023-01-06 | プサイクォンタム,コーポレーション | 安定化正方晶チタン酸バリウムの形成のための方法及びシステム |
| FR3104322B1 (fr) | 2019-12-05 | 2023-02-24 | Soitec Silicon On Insulator | Procédé de formation d'un substrat de manipulation pour une structure composite ciblant des applications rf |
| FR3104318B1 (fr) * | 2019-12-05 | 2023-03-03 | Soitec Silicon On Insulator | Procédé de formation d'un support de manipulation à haute résistivité pour substrat composite |
| US11271079B2 (en) * | 2020-01-15 | 2022-03-08 | Globalfoundries U.S. Inc. | Wafer with crystalline silicon and trap rich polysilicon layer |
| US11495293B2 (en) * | 2020-02-04 | 2022-11-08 | Micron Technology, Inc. | Configurable resistivity for lines in a memory device |
| JP7392578B2 (ja) * | 2020-06-05 | 2023-12-06 | 信越半導体株式会社 | 高周波半導体装置の製造方法及び高周波半導体装置 |
| US11888025B2 (en) * | 2020-10-26 | 2024-01-30 | United Microelectronics Corp. | Silicon on insulator (SOI) device and forming method thereof |
| FR3119046B1 (fr) | 2021-01-15 | 2022-12-23 | Applied Materials Inc | Substrat support en silicium adapte aux applications radiofrequences et procede de fabrication associe |
| CN113655094B (zh) * | 2021-08-06 | 2024-01-19 | 上海新昇半导体科技有限公司 | 一种确定硅片导电类型的方法 |
| CN118043947A (zh) * | 2021-09-30 | 2024-05-14 | 信越半导体株式会社 | 外延片及其制造方法 |
| TW202324637A (zh) * | 2021-10-27 | 2023-06-16 | 荷蘭商Asm Ip私人控股有限公司 | 形成摻雜聚矽層的方法、及晶圓處理爐 |
| KR102847759B1 (ko) * | 2021-11-04 | 2025-08-18 | 가부시키가이샤 사무코 | 실리콘 웨이퍼 및 에피택셜 실리콘 웨이퍼 |
| EP4287239A1 (en) * | 2022-06-02 | 2023-12-06 | Imec VZW | A low loss semiconductor substrate |
| FR3137493B1 (fr) | 2022-06-29 | 2024-10-04 | Soitec Silicon On Insulator | Procede de fabrication d’une structure comportant une couche barriere a la diffusion d’especes atomiques |
| FR3137490B1 (fr) * | 2022-07-04 | 2024-05-31 | Soitec Silicon On Insulator | Procede de fabrication d’une structure comportant une couche barriere a la diffusion d’especes atomiques |
| US20240030222A1 (en) * | 2022-07-20 | 2024-01-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Trapping layer for a radio frequency die and methods of formation |
| US20240258155A1 (en) * | 2023-02-01 | 2024-08-01 | Globalwafers Co., Ltd. | Methods of manufacturing semiconductor-on-insulator wafers having charge trapping layers with controlled stress |
| US20240339324A1 (en) * | 2023-04-05 | 2024-10-10 | Applied Materials, Inc. | Atmospheric Pressure Plasma for Substrate Annealing |
| JP2025156774A (ja) * | 2024-04-02 | 2025-10-15 | 信越半導体株式会社 | 高周波用soiウェーハの製造方法 |
| JP2025167643A (ja) * | 2024-04-26 | 2025-11-07 | 信越半導体株式会社 | Ge含有基板及びGe含有基板の製造方法 |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20080128806A1 (en) * | 2006-12-01 | 2008-06-05 | International Business Machines Corporation | Low defect si:c layer with retrograde carbon profile |
| US20130344680A1 (en) * | 2010-12-24 | 2013-12-26 | Io Semiconductor, Inc. | Trap Rich Layer Formation Techniques for Semiconductor Devices |
Family Cites Families (73)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4501060A (en) | 1983-01-24 | 1985-02-26 | At&T Bell Laboratories | Dielectrically isolated semiconductor devices |
| US4755865A (en) | 1986-01-21 | 1988-07-05 | Motorola Inc. | Means for stabilizing polycrystalline semiconductor layers |
| JPH0648686B2 (ja) | 1988-03-30 | 1994-06-22 | 新日本製鐵株式会社 | ゲッタリング能力の優れたシリコンウェーハおよびその製造方法 |
| JPH06105691B2 (ja) | 1988-09-29 | 1994-12-21 | 株式会社富士電機総合研究所 | 炭素添加非晶質シリコン薄膜の製造方法 |
| JP2617798B2 (ja) | 1989-09-22 | 1997-06-04 | 三菱電機株式会社 | 積層型半導体装置およびその製造方法 |
| US6043138A (en) | 1996-09-16 | 2000-03-28 | Advanced Micro Devices, Inc. | Multi-step polysilicon deposition process for boron penetration inhibition |
| US5783469A (en) | 1996-12-10 | 1998-07-21 | Advanced Micro Devices, Inc. | Method for making nitrogenated gate structure for improved transistor performance |
| JPH10335615A (ja) * | 1997-05-22 | 1998-12-18 | Harris Corp | 半導体デバイスに関する改良 |
| JP3685356B2 (ja) * | 1997-10-29 | 2005-08-17 | 東芝セラミックス株式会社 | シリコンウエハのドーパント濃度測定方法 |
| EP0926709A3 (en) | 1997-12-26 | 2000-08-30 | Canon Kabushiki Kaisha | Method of manufacturing an SOI structure |
| US6068928A (en) | 1998-02-25 | 2000-05-30 | Siemens Aktiengesellschaft | Method for producing a polycrystalline silicon structure and polycrystalline silicon layer to be produced by the method |
| US6268068B1 (en) | 1998-10-06 | 2001-07-31 | Case Western Reserve University | Low stress polysilicon film and method for producing same |
| JP4313874B2 (ja) | 1999-02-02 | 2009-08-12 | キヤノン株式会社 | 基板の製造方法 |
| US6204205B1 (en) | 1999-07-06 | 2001-03-20 | Taiwan Semiconductor Manufacturing Company | Using H2anneal to improve the electrical characteristics of gate oxide |
| US6372600B1 (en) | 1999-08-30 | 2002-04-16 | Agere Systems Guardian Corp. | Etch stops and alignment marks for bonded wafers |
| JP5051293B2 (ja) * | 1999-11-17 | 2012-10-17 | 株式会社デンソー | 半導体基板の製造方法 |
| US20020090758A1 (en) | 2000-09-19 | 2002-07-11 | Silicon Genesis Corporation | Method and resulting device for manufacturing for double gated transistors |
| US6562127B1 (en) | 2002-01-16 | 2003-05-13 | The United States Of America As Represented By The Secretary Of The Navy | Method of making mosaic array of thin semiconductor material of large substrates |
| US6995430B2 (en) | 2002-06-07 | 2006-02-07 | Amberwave Systems Corporation | Strained-semiconductor-on-insulator device structures |
| US7074623B2 (en) | 2002-06-07 | 2006-07-11 | Amberwave Systems Corporation | Methods of forming strained-semiconductor-on-insulator finFET device structures |
| US6743662B2 (en) | 2002-07-01 | 2004-06-01 | Honeywell International, Inc. | Silicon-on-insulator wafer for RF integrated circuit |
| US7057234B2 (en) | 2002-12-06 | 2006-06-06 | Cornell Research Foundation, Inc. | Scalable nano-transistor and memory using back-side trapping |
| CN100483666C (zh) | 2003-01-07 | 2009-04-29 | S.O.I.Tec绝缘体上硅技术公司 | 施主晶片以及重复利用晶片的方法和剥离有用层的方法 |
| US7928994B2 (en) * | 2003-07-16 | 2011-04-19 | Transpacific Image, Llc | Graphics items that extend outside a background perimeter |
| CN1856873A (zh) | 2003-09-26 | 2006-11-01 | 卢万天主教大学 | 制造具有降低的欧姆损耗的多层半导体结构的方法 |
| US6992025B2 (en) | 2004-01-12 | 2006-01-31 | Sharp Laboratories Of America, Inc. | Strained silicon on insulator from film transfer and relaxation by hydrogen implantation |
| US7279400B2 (en) | 2004-08-05 | 2007-10-09 | Sharp Laboratories Of America, Inc. | Method of fabricating single-layer and multi-layer single crystalline silicon and silicon devices on plastic using sacrificial glass |
| US7312487B2 (en) | 2004-08-16 | 2007-12-25 | International Business Machines Corporation | Three dimensional integrated circuit |
| US7476594B2 (en) | 2005-03-30 | 2009-01-13 | Cree, Inc. | Methods of fabricating silicon nitride regions in silicon carbide and resulting structures |
| FR2890489B1 (fr) | 2005-09-08 | 2008-03-07 | Soitec Silicon On Insulator | Procede de fabrication d'une heterostructure de type semi-conducteur sur isolant |
| FR2902233B1 (fr) | 2006-06-09 | 2008-10-17 | Soitec Silicon On Insulator | Procede de limitation de diffusion en mode lacunaire dans une heterostructure |
| FR2910702B1 (fr) | 2006-12-26 | 2009-04-03 | Soitec Silicon On Insulator | Procede de fabrication d'un substrat mixte |
| JP4445524B2 (ja) | 2007-06-26 | 2010-04-07 | 株式会社東芝 | 半導体記憶装置の製造方法 |
| JP2009016692A (ja) | 2007-07-06 | 2009-01-22 | Toshiba Corp | 半導体記憶装置の製造方法と半導体記憶装置 |
| US7915716B2 (en) | 2007-09-27 | 2011-03-29 | Stats Chippac Ltd. | Integrated circuit package system with leadframe array |
| US7879699B2 (en) | 2007-09-28 | 2011-02-01 | Infineon Technologies Ag | Wafer and a method for manufacturing a wafer |
| US8128749B2 (en) | 2007-10-04 | 2012-03-06 | International Business Machines Corporation | Fabrication of SOI with gettering layer |
| US7868419B1 (en) | 2007-10-18 | 2011-01-11 | Rf Micro Devices, Inc. | Linearity improvements of semiconductor substrate based radio frequency devices |
| US20090236689A1 (en) | 2008-03-24 | 2009-09-24 | Freescale Semiconductor, Inc. | Integrated passive device and method with low cost substrate |
| US7982277B2 (en) * | 2008-05-30 | 2011-07-19 | Sri International | High-efficiency thinned imager with reduced boron updiffusion |
| FR2933234B1 (fr) | 2008-06-30 | 2016-09-23 | S O I Tec Silicon On Insulator Tech | Substrat bon marche a structure double et procede de fabrication associe |
| US8058137B1 (en) | 2009-04-14 | 2011-11-15 | Monolithic 3D Inc. | Method for fabrication of a semiconductor device and structure |
| JP2010258083A (ja) | 2009-04-22 | 2010-11-11 | Panasonic Corp | Soiウェーハ、その製造方法および半導体装置の製造方法 |
| CN102687277B (zh) | 2009-11-02 | 2016-01-20 | 富士电机株式会社 | 半导体器件以及用于制造半导体器件的方法 |
| JP5644096B2 (ja) | 2009-11-30 | 2014-12-24 | ソニー株式会社 | 接合基板の製造方法及び固体撮像装置の製造方法 |
| CN102714228A (zh) | 2010-01-18 | 2012-10-03 | 应用材料公司 | 制造具有高转换效率的薄膜太阳能电池 |
| US9099526B2 (en) | 2010-02-16 | 2015-08-04 | Monolithic 3D Inc. | Integrated circuit device and structure |
| US8859393B2 (en) | 2010-06-30 | 2014-10-14 | Sunedison Semiconductor Limited | Methods for in-situ passivation of silicon-on-insulator wafers |
| US8642416B2 (en) | 2010-07-30 | 2014-02-04 | Monolithic 3D Inc. | Method of forming three dimensional integrated circuit devices using layer transfer technique |
| JP5627649B2 (ja) | 2010-09-07 | 2014-11-19 | 株式会社東芝 | 窒化物半導体結晶層の製造方法 |
| JP5117588B2 (ja) | 2010-09-07 | 2013-01-16 | 株式会社東芝 | 窒化物半導体結晶層の製造方法 |
| FR2967812B1 (fr) | 2010-11-19 | 2016-06-10 | S O I Tec Silicon On Insulator Tech | Dispositif electronique pour applications radiofrequence ou de puissance et procede de fabrication d'un tel dispositif |
| US9287353B2 (en) | 2010-11-30 | 2016-03-15 | Kyocera Corporation | Composite substrate and method of manufacturing the same |
| US8481405B2 (en) | 2010-12-24 | 2013-07-09 | Io Semiconductor, Inc. | Trap rich layer with through-silicon-vias in semiconductor devices |
| CN103348473B (zh) | 2010-12-24 | 2016-04-06 | 斯兰纳半导体美国股份有限公司 | 用于半导体装置的富陷阱层 |
| US8796116B2 (en) | 2011-01-31 | 2014-08-05 | Sunedison Semiconductor Limited | Methods for reducing the metal content in the device layer of SOI structures and SOI structures produced by such methods |
| US8846493B2 (en) | 2011-03-16 | 2014-09-30 | Sunedison Semiconductor Limited | Methods for producing silicon on insulator structures having high resistivity regions in the handle wafer |
| FR2973158B1 (fr) | 2011-03-22 | 2014-02-28 | Soitec Silicon On Insulator | Procédé de fabrication d'un substrat de type semi-conducteur sur isolant pour applications radiofréquences |
| FR2973159B1 (fr) | 2011-03-22 | 2013-04-19 | Soitec Silicon On Insulator | Procede de fabrication d'un substrat de base |
| US9496255B2 (en) | 2011-11-16 | 2016-11-15 | Qualcomm Incorporated | Stacked CMOS chipset having an insulating layer and a secondary layer and method of forming same |
| US8741739B2 (en) | 2012-01-03 | 2014-06-03 | International Business Machines Corporation | High resistivity silicon-on-insulator substrate and method of forming |
| US20130193445A1 (en) | 2012-01-26 | 2013-08-01 | International Business Machines Corporation | Soi structures including a buried boron nitride dielectric |
| US8921209B2 (en) | 2012-09-12 | 2014-12-30 | International Business Machines Corporation | Defect free strained silicon on insulator (SSOI) substrates |
| US9202711B2 (en) | 2013-03-14 | 2015-12-01 | Sunedison Semiconductor Limited (Uen201334164H) | Semiconductor-on-insulator wafer manufacturing method for reducing light point defects and surface roughness |
| US8951896B2 (en) | 2013-06-28 | 2015-02-10 | International Business Machines Corporation | High linearity SOI wafer for low-distortion circuit applications |
| US9768056B2 (en) | 2013-10-31 | 2017-09-19 | Sunedison Semiconductor Limited (Uen201334164H) | Method of manufacturing high resistivity SOI wafers with charge trapping layers based on terminated Si deposition |
| KR102212296B1 (ko) * | 2014-01-23 | 2021-02-04 | 글로벌웨이퍼스 씨오., 엘티디. | 고 비저항 soi 웨이퍼 및 그 제조 방법 |
| US9853133B2 (en) * | 2014-09-04 | 2017-12-26 | Sunedison Semiconductor Limited (Uen201334164H) | Method of manufacturing high resistivity silicon-on-insulator substrate |
| EP3221884B1 (en) * | 2014-11-18 | 2022-06-01 | GlobalWafers Co., Ltd. | High resistivity semiconductor-on-insulator wafers with charge trapping layers and method of manufacturing thereof |
| EP3573094B1 (en) * | 2014-11-18 | 2023-01-04 | GlobalWafers Co., Ltd. | High resistivity semiconductor-on-insulator wafer and a method of manufacturing |
| CN107667416B (zh) * | 2015-06-01 | 2021-08-31 | 环球晶圆股份有限公司 | 制造绝缘体上半导体的方法 |
| FR3049763B1 (fr) * | 2016-03-31 | 2018-03-16 | Soitec | Substrat semi-conducteur sur isolant pour applications rf |
| JP6831911B2 (ja) * | 2016-10-26 | 2021-02-17 | グローバルウェーハズ カンパニー リミテッドGlobalWafers Co.,Ltd. | 向上した電荷捕獲効率を有する高抵抗率シリコンオンインシュレータ基板 |
-
2017
- 2017-10-09 JP JP2019519417A patent/JP6831911B2/ja active Active
- 2017-10-09 EP EP17788038.2A patent/EP3533081B1/en active Active
- 2017-10-09 EP EP22170810.0A patent/EP4057326B1/en active Active
- 2017-10-09 EP EP20204396.4A patent/EP3792965B1/en active Active
- 2017-10-09 CN CN202211496480.6A patent/CN115763496A/zh active Pending
- 2017-10-09 WO PCT/US2017/055722 patent/WO2018080772A1/en not_active Ceased
- 2017-10-09 CN CN201780066835.9A patent/CN110178211B/zh active Active
- 2017-10-09 SG SG11201903090SA patent/SG11201903090SA/en unknown
- 2017-10-09 EP EP24199429.2A patent/EP4456146A3/en active Pending
- 2017-10-09 SG SG10201913373WA patent/SG10201913373WA/en unknown
- 2017-10-09 US US15/727,723 patent/US10546771B2/en active Active
- 2017-10-23 TW TW109132617A patent/TWI747512B/zh active
- 2017-10-23 TW TW106136283A patent/TWI721223B/zh active
- 2017-10-23 TW TW110138200A patent/TWI774584B/zh active
-
2019
- 2019-12-18 US US16/718,952 patent/US10741437B2/en active Active
-
2020
- 2020-07-06 US US16/946,754 patent/US10832937B1/en active Active
- 2020-09-14 JP JP2020153957A patent/JP6980071B2/ja active Active
- 2020-09-30 US US17/037,952 patent/US11239107B2/en active Active
-
2021
- 2021-11-16 JP JP2021186229A patent/JP2022028803A/ja active Pending
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20080128806A1 (en) * | 2006-12-01 | 2008-06-05 | International Business Machines Corporation | Low defect si:c layer with retrograde carbon profile |
| US20130344680A1 (en) * | 2010-12-24 | 2013-12-26 | Io Semiconductor, Inc. | Trap Rich Layer Formation Techniques for Semiconductor Devices |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TWI774584B (zh) * | 2016-10-26 | 2022-08-11 | 環球晶圓股份有限公司 | 具有較佳電荷捕獲效率之高電阻率絕緣體上矽基板 |
Also Published As
| Publication number | Publication date |
|---|---|
| SG10201913373WA (en) | 2020-03-30 |
| SG11201903090SA (en) | 2019-05-30 |
| JP2022028803A (ja) | 2022-02-16 |
| US20200126847A1 (en) | 2020-04-23 |
| EP4057326B1 (en) | 2024-10-09 |
| TW202117803A (zh) | 2021-05-01 |
| CN110178211B (zh) | 2022-12-13 |
| TW202205372A (zh) | 2022-02-01 |
| EP3792965B1 (en) | 2022-05-11 |
| JP2019536260A (ja) | 2019-12-12 |
| CN110178211A (zh) | 2019-08-27 |
| US11239107B2 (en) | 2022-02-01 |
| US20210013093A1 (en) | 2021-01-14 |
| EP3533081B1 (en) | 2021-04-14 |
| TWI721223B (zh) | 2021-03-11 |
| US20200335389A1 (en) | 2020-10-22 |
| EP3792965A1 (en) | 2021-03-17 |
| TWI774584B (zh) | 2022-08-11 |
| EP4456146A3 (en) | 2025-04-30 |
| JP6980071B2 (ja) | 2021-12-15 |
| CN115763496A (zh) | 2023-03-07 |
| US10546771B2 (en) | 2020-01-28 |
| JP2021005720A (ja) | 2021-01-14 |
| US10832937B1 (en) | 2020-11-10 |
| JP6831911B2 (ja) | 2021-02-17 |
| US20180114720A1 (en) | 2018-04-26 |
| TW201833990A (zh) | 2018-09-16 |
| EP3533081A1 (en) | 2019-09-04 |
| WO2018080772A1 (en) | 2018-05-03 |
| US10741437B2 (en) | 2020-08-11 |
| EP4057326A1 (en) | 2022-09-14 |
| EP4456146A2 (en) | 2024-10-30 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| TWI747512B (zh) | 具有較佳電荷捕獲效率之高電阻率絕緣體上矽基板 | |
| CN110352484B (zh) | 高电阻率绝缘体上硅结构及其制造方法 | |
| JP6517360B2 (ja) | 膜応力を制御可能なシリコン基板の上に電荷トラップ用多結晶シリコン膜を成長させる方法 | |
| JP7451777B2 (ja) | 高抵抗率半導体・オン・インシュレータウエハおよび製造方法 | |
| TWI709197B (zh) | 製造具有電荷捕捉層之高電阻率絕緣體上半導體晶圓之方法 | |
| WO2017142704A1 (en) | High resistivity silicon-on-insulator substrate comprising a charge trapping layer formed on a substrate with a rough surface |