TWI289305B - Memory array having 2T memory cells - Google Patents
Memory array having 2T memory cells Download PDFInfo
- Publication number
- TWI289305B TWI289305B TW092114054A TW92114054A TWI289305B TW I289305 B TWI289305 B TW I289305B TW 092114054 A TW092114054 A TW 092114054A TW 92114054 A TW92114054 A TW 92114054A TW I289305 B TWI289305 B TW I289305B
- Authority
- TW
- Taiwan
- Prior art keywords
- voltage
- transistor
- storage
- word line
- state
- Prior art date
Links
- 210000004027 cell Anatomy 0.000 claims description 80
- 239000003990 capacitor Substances 0.000 claims description 12
- 230000008859 change Effects 0.000 claims description 2
- 230000008878 coupling Effects 0.000 claims description 2
- 238000010168 coupling process Methods 0.000 claims description 2
- 238000005859 coupling reaction Methods 0.000 claims description 2
- 210000000130 stem cell Anatomy 0.000 claims 1
- 230000007704 transition Effects 0.000 claims 1
- 238000010586 diagram Methods 0.000 description 7
- 230000001066 destructive effect Effects 0.000 description 4
- 238000004519 manufacturing process Methods 0.000 description 3
- 230000000873 masking effect Effects 0.000 description 3
- 230000003068 static effect Effects 0.000 description 3
- 230000003321 amplification Effects 0.000 description 2
- 238000003491 array Methods 0.000 description 2
- 238000003199 nucleic acid amplification method Methods 0.000 description 2
- 230000003071 parasitic effect Effects 0.000 description 2
- 230000009467 reduction Effects 0.000 description 2
- 241000239226 Scorpiones Species 0.000 description 1
- 230000009471 action Effects 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 238000001514 detection method Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000006870 function Effects 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 230000036541 health Effects 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 238000000034 method Methods 0.000 description 1
- 230000000877 morphologic effect Effects 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 238000011084 recovery Methods 0.000 description 1
- 239000004065 semiconductor Substances 0.000 description 1
- 239000000344 soap Substances 0.000 description 1
- 239000004575 stone Substances 0.000 description 1
- 210000000352 storage cell Anatomy 0.000 description 1
- 230000009466 transformation Effects 0.000 description 1
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/403—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells with charge regeneration common to a multiplicity of memory cells, i.e. external refresh
- G11C11/404—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells with charge regeneration common to a multiplicity of memory cells, i.e. external refresh with one charge-transfer gate, e.g. MOS transistor, per cell
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Dram (AREA)
- Semiconductor Memories (AREA)
- Static Random-Access Memory (AREA)
- Medicines Containing Antibodies Or Antigens For Use As Internal Diagnostic Agents (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| EP02077100 | 2002-05-28 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| TW200403674A TW200403674A (en) | 2004-03-01 |
| TWI289305B true TWI289305B (en) | 2007-11-01 |
Family
ID=29558383
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| TW092114054A TWI289305B (en) | 2002-05-28 | 2003-05-23 | Memory array having 2T memory cells |
Country Status (9)
| Country | Link |
|---|---|
| US (1) | US7038943B2 (enExample) |
| EP (1) | EP1512150B1 (enExample) |
| JP (1) | JP2005527931A (enExample) |
| CN (1) | CN100541659C (enExample) |
| AT (1) | ATE479990T1 (enExample) |
| AU (1) | AU2003230096A1 (enExample) |
| DE (1) | DE60333998D1 (enExample) |
| TW (1) | TWI289305B (enExample) |
| WO (1) | WO2003100788A2 (enExample) |
Families Citing this family (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7880238B2 (en) * | 2008-04-10 | 2011-02-01 | International Business Machines Corporation | 2-T SRAM cell structure and method |
| US8164964B2 (en) * | 2009-09-16 | 2012-04-24 | Arm Limited | Boosting voltage levels applied to an access control line when accessing storage cells in a memory |
| US8355276B2 (en) * | 2009-11-20 | 2013-01-15 | Arm Limited | Controlling voltage levels applied to access devices when accessing storage cells in a memory |
| US8634230B2 (en) * | 2011-01-28 | 2014-01-21 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for driving the same |
| KR101944535B1 (ko) | 2012-03-28 | 2019-01-31 | 삼성전자주식회사 | 반도체 기억 소자 |
| KR20140092537A (ko) | 2013-01-16 | 2014-07-24 | 삼성전자주식회사 | 메모리 셀 및 이를 포함하는 메모리 장치 |
| US9659944B2 (en) * | 2015-06-30 | 2017-05-23 | Avago Technologies General Ip (Singapore) Pte. Ltd. | One time programmable memory with a twin gate structure |
| KR20180130581A (ko) * | 2016-08-31 | 2018-12-07 | 마이크론 테크놀로지, 인크 | 메모리 셀 및 메모리 어레이 |
| WO2018132250A1 (en) | 2017-01-12 | 2018-07-19 | Micron Technology, Inc. | Memory cells, arrays of two transistor-one capacitor memory cells, methods of forming an array of two transistor-one capacitor memory cells, and methods used in fabricating integrated circuitry |
| CN107678920B (zh) * | 2017-09-27 | 2021-11-23 | 惠州Tcl移动通信有限公司 | 防止动态存储烧坏存储器的方法、存储介质及智能终端 |
| US10395752B2 (en) * | 2017-10-11 | 2019-08-27 | Globalfoundries Inc. | Margin test for multiple-time programmable memory (MTPM) with split wordlines |
Family Cites Families (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5066607A (en) * | 1987-11-30 | 1991-11-19 | Texas Instruments Incorporated | Method of making a trench DRAM cell with dynamic gain |
| US5995410A (en) * | 1997-06-20 | 1999-11-30 | Micron Technology, Inc. | Multiplication of storage capacitance in memory cells by using the Miller effect |
| US5943270A (en) * | 1997-11-26 | 1999-08-24 | Intel Corporation | Two-transistor DRAM cell for logic process technology |
| US6246083B1 (en) * | 1998-02-24 | 2001-06-12 | Micron Technology, Inc. | Vertical gain cell and array for a dynamic random access memory |
| JP2001290124A (ja) * | 2000-04-07 | 2001-10-19 | Canon Inc | 液晶表示装置 |
| US6804142B2 (en) * | 2002-11-12 | 2004-10-12 | Micron Technology, Inc. | 6F2 3-transistor DRAM gain cell |
-
2003
- 2003-05-09 WO PCT/IB2003/001931 patent/WO2003100788A2/en not_active Ceased
- 2003-05-09 AT AT03722939T patent/ATE479990T1/de not_active IP Right Cessation
- 2003-05-09 JP JP2004508351A patent/JP2005527931A/ja active Pending
- 2003-05-09 US US10/515,941 patent/US7038943B2/en not_active Expired - Fee Related
- 2003-05-09 EP EP03722939A patent/EP1512150B1/en not_active Expired - Lifetime
- 2003-05-09 DE DE60333998T patent/DE60333998D1/de not_active Expired - Lifetime
- 2003-05-09 CN CNB038120100A patent/CN100541659C/zh not_active Expired - Fee Related
- 2003-05-09 AU AU2003230096A patent/AU2003230096A1/en not_active Abandoned
- 2003-05-23 TW TW092114054A patent/TWI289305B/zh not_active IP Right Cessation
Also Published As
| Publication number | Publication date |
|---|---|
| US7038943B2 (en) | 2006-05-02 |
| EP1512150A2 (en) | 2005-03-09 |
| DE60333998D1 (enExample) | 2010-10-14 |
| TW200403674A (en) | 2004-03-01 |
| WO2003100788A3 (en) | 2004-02-26 |
| CN1656565A (zh) | 2005-08-17 |
| JP2005527931A (ja) | 2005-09-15 |
| AU2003230096A8 (en) | 2003-12-12 |
| EP1512150B1 (en) | 2010-09-01 |
| WO2003100788A2 (en) | 2003-12-04 |
| US20050157533A1 (en) | 2005-07-21 |
| CN100541659C (zh) | 2009-09-16 |
| ATE479990T1 (de) | 2010-09-15 |
| AU2003230096A1 (en) | 2003-12-12 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| TWI514416B (zh) | 記憶胞以及動態記憶體陣列 | |
| KR100520016B1 (ko) | 강유전체 반도체 메모리 | |
| JP2006179158A (ja) | 半導体装置 | |
| TWI289305B (en) | Memory array having 2T memory cells | |
| JPWO2000070682A1 (ja) | 半導体集積回路装置 | |
| WO2024007521A1 (zh) | 存储器及其访问方法、电子设备 | |
| JPS61142591A (ja) | 半導体記憶装置 | |
| CN102081962B (zh) | 一种增益单元eDRAM单元、存储器及操作方法 | |
| US7924644B2 (en) | Semiconductor memory device including floating body transistor memory cell array and method of operating the same | |
| CN101393771A (zh) | 半导体器件和dram控制器 | |
| JP2003288785A (ja) | 半導体記憶装置 | |
| JP4083173B2 (ja) | 半導体メモリ | |
| JP2004234827A (ja) | 破壊読出し型メモリおよびメモリ読出方法 | |
| KR910019062A (ko) | 안정도를 증가시키고 1-비트 동작을 가능케하는 eeprom 셀, 더미 셀 및 감지회로를 갖는 불휘발성 반도체 기억장치 | |
| US8031512B2 (en) | Multiple-valued DRAM | |
| KR100885717B1 (ko) | 커패시터가 없는 동적 메모리 셀을 구비한 반도체 메모리장치 및 이 장치의 동작 방법 | |
| CN111081298A (zh) | 写操作不需要位线辅助的sram单元读写操作方法 | |
| CN107346667B (zh) | Sram读辅助电路及sram | |
| US7088605B2 (en) | FeRAM memory design using ROM array architecture | |
| KR101171254B1 (ko) | 비트라인 센스앰프 제어 회로 및 이를 구비하는 반도체 메모리 장치 | |
| JP2009230835A (ja) | 強誘電体メモリ | |
| KR100714823B1 (ko) | 다치 에스램 | |
| CN113674787B (zh) | 在dram标准单元上实现非逻辑操作的方法及电路 | |
| KR20060090074A (ko) | 싱글 일렉트론 트랜지스터를 채용하는 메모리 셀 및 그메모리 장치 | |
| JPS63183692A (ja) | 半導体記憶装置 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| MM4A | Annulment or lapse of patent due to non-payment of fees |