ATE479990T1 - SPEICHERMATRIX MIT ß2-TRANSISTORENß- SPEICHERZELLEN - Google Patents
SPEICHERMATRIX MIT ß2-TRANSISTORENß- SPEICHERZELLENInfo
- Publication number
- ATE479990T1 ATE479990T1 AT03722939T AT03722939T ATE479990T1 AT E479990 T1 ATE479990 T1 AT E479990T1 AT 03722939 T AT03722939 T AT 03722939T AT 03722939 T AT03722939 T AT 03722939T AT E479990 T1 ATE479990 T1 AT E479990T1
- Authority
- AT
- Austria
- Prior art keywords
- line
- transistorsß
- storage cells
- array
- memory matrix
- Prior art date
Links
- 239000011159 matrix material Substances 0.000 title 1
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/403—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells with charge regeneration common to a multiplicity of memory cells, i.e. external refresh
- G11C11/404—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells with charge regeneration common to a multiplicity of memory cells, i.e. external refresh with one charge-transfer gate, e.g. MOS transistor, per cell
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Dram (AREA)
- Semiconductor Memories (AREA)
- Static Random-Access Memory (AREA)
- Medicines Containing Antibodies Or Antigens For Use As Internal Diagnostic Agents (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP02077100 | 2002-05-28 | ||
PCT/IB2003/001931 WO2003100788A2 (en) | 2002-05-28 | 2003-05-09 | Memory array having 2t memory cells |
Publications (1)
Publication Number | Publication Date |
---|---|
ATE479990T1 true ATE479990T1 (de) | 2010-09-15 |
Family
ID=29558383
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
AT03722939T ATE479990T1 (de) | 2002-05-28 | 2003-05-09 | SPEICHERMATRIX MIT ß2-TRANSISTORENß- SPEICHERZELLEN |
Country Status (9)
Country | Link |
---|---|
US (1) | US7038943B2 (de) |
EP (1) | EP1512150B1 (de) |
JP (1) | JP2005527931A (de) |
CN (1) | CN100541659C (de) |
AT (1) | ATE479990T1 (de) |
AU (1) | AU2003230096A1 (de) |
DE (1) | DE60333998D1 (de) |
TW (1) | TWI289305B (de) |
WO (1) | WO2003100788A2 (de) |
Families Citing this family (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7880238B2 (en) * | 2008-04-10 | 2011-02-01 | International Business Machines Corporation | 2-T SRAM cell structure and method |
US8164964B2 (en) * | 2009-09-16 | 2012-04-24 | Arm Limited | Boosting voltage levels applied to an access control line when accessing storage cells in a memory |
US8355276B2 (en) * | 2009-11-20 | 2013-01-15 | Arm Limited | Controlling voltage levels applied to access devices when accessing storage cells in a memory |
US8634230B2 (en) * | 2011-01-28 | 2014-01-21 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for driving the same |
KR101944535B1 (ko) | 2012-03-28 | 2019-01-31 | 삼성전자주식회사 | 반도체 기억 소자 |
KR20140092537A (ko) | 2013-01-16 | 2014-07-24 | 삼성전자주식회사 | 메모리 셀 및 이를 포함하는 메모리 장치 |
US9659944B2 (en) * | 2015-06-30 | 2017-05-23 | Avago Technologies General Ip (Singapore) Pte. Ltd. | One time programmable memory with a twin gate structure |
EP3507831B1 (de) * | 2016-08-31 | 2021-03-03 | Micron Technology, Inc. | Speicherarrays |
CN110192280A (zh) | 2017-01-12 | 2019-08-30 | 美光科技公司 | 存储器单元、双晶体管单电容器存储器单元阵列、形成双晶体管单电容器存储器单元阵列的方法及用于制造集成电路的方法 |
CN107678920B (zh) * | 2017-09-27 | 2021-11-23 | 惠州Tcl移动通信有限公司 | 防止动态存储烧坏存储器的方法、存储介质及智能终端 |
US10395752B2 (en) * | 2017-10-11 | 2019-08-27 | Globalfoundries Inc. | Margin test for multiple-time programmable memory (MTPM) with split wordlines |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5066607A (en) * | 1987-11-30 | 1991-11-19 | Texas Instruments Incorporated | Method of making a trench DRAM cell with dynamic gain |
US5995410A (en) * | 1997-06-20 | 1999-11-30 | Micron Technology, Inc. | Multiplication of storage capacitance in memory cells by using the Miller effect |
US5943270A (en) * | 1997-11-26 | 1999-08-24 | Intel Corporation | Two-transistor DRAM cell for logic process technology |
US6246083B1 (en) * | 1998-02-24 | 2001-06-12 | Micron Technology, Inc. | Vertical gain cell and array for a dynamic random access memory |
JP2001290124A (ja) * | 2000-04-07 | 2001-10-19 | Canon Inc | 液晶表示装置 |
US6804142B2 (en) * | 2002-11-12 | 2004-10-12 | Micron Technology, Inc. | 6F2 3-transistor DRAM gain cell |
-
2003
- 2003-05-09 EP EP03722939A patent/EP1512150B1/de not_active Expired - Lifetime
- 2003-05-09 JP JP2004508351A patent/JP2005527931A/ja active Pending
- 2003-05-09 WO PCT/IB2003/001931 patent/WO2003100788A2/en active Application Filing
- 2003-05-09 US US10/515,941 patent/US7038943B2/en not_active Expired - Fee Related
- 2003-05-09 DE DE60333998T patent/DE60333998D1/de not_active Expired - Lifetime
- 2003-05-09 CN CNB038120100A patent/CN100541659C/zh not_active Expired - Fee Related
- 2003-05-09 AT AT03722939T patent/ATE479990T1/de not_active IP Right Cessation
- 2003-05-09 AU AU2003230096A patent/AU2003230096A1/en not_active Abandoned
- 2003-05-23 TW TW092114054A patent/TWI289305B/zh not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
US20050157533A1 (en) | 2005-07-21 |
EP1512150A2 (de) | 2005-03-09 |
US7038943B2 (en) | 2006-05-02 |
CN100541659C (zh) | 2009-09-16 |
TWI289305B (en) | 2007-11-01 |
TW200403674A (en) | 2004-03-01 |
DE60333998D1 (de) | 2010-10-14 |
WO2003100788A2 (en) | 2003-12-04 |
WO2003100788A3 (en) | 2004-02-26 |
AU2003230096A1 (en) | 2003-12-12 |
EP1512150B1 (de) | 2010-09-01 |
CN1656565A (zh) | 2005-08-17 |
JP2005527931A (ja) | 2005-09-15 |
AU2003230096A8 (en) | 2003-12-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
ATE397274T1 (de) | Nicht flüchtige 3,5 transistor speicherzelle mit gateoxid-durchbruch | |
TW200605364A (en) | An isolation-less, contact-less array of nonvolatile memory cells each having a floating gate for storage of charges, and methods of manufacturing, and operating therefor | |
US6845033B2 (en) | Structure and system-on-chip integration of a two-transistor and two-capacitor memory cell for trench technology | |
TW200715537A (en) | Non-volatile memory cell and integrated circuit | |
WO2001088985A3 (en) | Uniform bitline strapping of a non-volatile memory cell | |
TWI320571B (en) | Dynamic nonvolatile random access memory ne transistor cell and random access memory array | |
ATE479990T1 (de) | SPEICHERMATRIX MIT ß2-TRANSISTORENß- SPEICHERZELLEN | |
EP1583239A3 (de) | Anwenderprogrammierbare Gatterfeldkombination mit dynamischer Umprogrammierbarkeit | |
TW200703625A (en) | Semiconductor storage device | |
WO2004003966A3 (en) | High density semiconductor memory cell and memory array using a single transistor | |
TW200625331A (en) | Memory cell array | |
ATE242536T1 (de) | Dram mit integralem sram sowie systeme und verfahren zu deren benutzung | |
WO2004044917A3 (en) | A combination nonvolatile memory using unified technology with byte, page and block write and simultaneous read and write operations | |
WO2007082227A3 (en) | Multiple port memory having a plurality of parallel connected trench capacitors in a cell | |
DE60233533D1 (de) | Nichtflüchtige integrierte Mehrzustands-Speichersysteme, die dielektrische Speicherelemente verwenden | |
WO2005106886A3 (en) | Refreshing data stored in a flash memory | |
WO2002015190A3 (en) | Non-volatile memory, method of manufacture and programming | |
DE602004015457D1 (de) | Nichtflüchtige, statische speicherzelle | |
WO2002037502A3 (en) | Common source eeprom and flash memory | |
WO2009154833A3 (en) | Random access memory with cmos-compatible nonvolatile storage element and parallel storage capacitor | |
WO2008146553A1 (ja) | 磁気ランダムアクセスメモリ | |
TW200617982A (en) | Sram array with improved cell stability | |
TW200509129A (en) | Non-volatile dynamic random access memory | |
TW200636737A (en) | Three-dimensional memory devices and methods of manufacturing and operating the same | |
JP2004119897A5 (de) |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
RER | Ceased as to paragraph 5 lit. 3 law introducing patent treaties |