TW201620102A - 封裝的半導體元件及與其形成方法 - Google Patents
封裝的半導體元件及與其形成方法 Download PDFInfo
- Publication number
- TW201620102A TW201620102A TW105102818A TW105102818A TW201620102A TW 201620102 A TW201620102 A TW 201620102A TW 105102818 A TW105102818 A TW 105102818A TW 105102818 A TW105102818 A TW 105102818A TW 201620102 A TW201620102 A TW 201620102A
- Authority
- TW
- Taiwan
- Prior art keywords
- package
- molding compound
- conductive
- conductive unit
- semiconductor
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title claims description 71
- 238000000034 method Methods 0.000 title claims description 30
- 238000004519 manufacturing process Methods 0.000 title 1
- 150000001875 compounds Chemical class 0.000 claims abstract description 65
- 238000000465 moulding Methods 0.000 claims abstract description 64
- 229910052751 metal Inorganic materials 0.000 claims abstract description 44
- 239000002184 metal Substances 0.000 claims abstract description 44
- 229910000679 solder Inorganic materials 0.000 claims description 78
- 239000000758 substrate Substances 0.000 claims description 25
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 14
- 229910052802 copper Inorganic materials 0.000 claims description 14
- 239000010949 copper Substances 0.000 claims description 14
- 229910045601 alloy Inorganic materials 0.000 claims description 3
- 239000000956 alloy Substances 0.000 claims description 3
- 229910001020 Au alloy Inorganic materials 0.000 claims description 2
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 claims description 2
- 229910052737 gold Inorganic materials 0.000 claims description 2
- 239000010931 gold Substances 0.000 claims description 2
- 239000003353 gold alloy Substances 0.000 claims description 2
- 239000004033 plastic Substances 0.000 claims description 2
- 230000007246 mechanism Effects 0.000 abstract description 4
- 238000001465 metallisation Methods 0.000 description 34
- 239000004020 conductor Substances 0.000 description 14
- 239000000463 material Substances 0.000 description 9
- 229910052732 germanium Inorganic materials 0.000 description 5
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 5
- 239000000203 mixture Substances 0.000 description 5
- 238000002955 isolation Methods 0.000 description 4
- 238000004377 microelectronic Methods 0.000 description 4
- 239000003990 capacitor Substances 0.000 description 3
- 229910052799 carbon Inorganic materials 0.000 description 3
- 239000013078 crystal Substances 0.000 description 3
- 238000005553 drilling Methods 0.000 description 3
- 238000012536 packaging technology Methods 0.000 description 3
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 2
- KZNMRPQBBZBTSW-UHFFFAOYSA-N [Au]=O Chemical compound [Au]=O KZNMRPQBBZBTSW-UHFFFAOYSA-N 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 2
- 239000003822 epoxy resin Substances 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 229910001922 gold oxide Inorganic materials 0.000 description 2
- 239000012212 insulator Substances 0.000 description 2
- 239000007788 liquid Substances 0.000 description 2
- 239000012778 molding material Substances 0.000 description 2
- 229910052758 niobium Inorganic materials 0.000 description 2
- 239000010955 niobium Substances 0.000 description 2
- GUCVJGMIXFAOAE-UHFFFAOYSA-N niobium atom Chemical compound [Nb] GUCVJGMIXFAOAE-UHFFFAOYSA-N 0.000 description 2
- 239000008188 pellet Substances 0.000 description 2
- 229920000647 polyepoxide Polymers 0.000 description 2
- 229920005989 resin Polymers 0.000 description 2
- 239000011347 resin Substances 0.000 description 2
- 238000004088 simulation Methods 0.000 description 2
- 239000007787 solid Substances 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- JYEUMXHLPRZUAT-UHFFFAOYSA-N 1,2,3-triazine Chemical compound C1=CN=NN=C1 JYEUMXHLPRZUAT-UHFFFAOYSA-N 0.000 description 1
- XQUPVDVFXZDTLT-UHFFFAOYSA-N 1-[4-[[4-(2,5-dioxopyrrol-1-yl)phenyl]methyl]phenyl]pyrrole-2,5-dione Chemical compound O=C1C=CC(=O)N1C(C=C1)=CC=C1CC1=CC=C(N2C(C=CC2=O)=O)C=C1 XQUPVDVFXZDTLT-UHFFFAOYSA-N 0.000 description 1
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 108090000699 N-Type Calcium Channels Proteins 0.000 description 1
- 102000004129 N-Type Calcium Channels Human genes 0.000 description 1
- 108010075750 P-Type Calcium Channels Proteins 0.000 description 1
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 1
- 230000004888 barrier function Effects 0.000 description 1
- 239000011230 binding agent Substances 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 229910003460 diamond Inorganic materials 0.000 description 1
- 239000010432 diamond Substances 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 239000000945 filler Substances 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 239000003365 glass fiber Substances 0.000 description 1
- 229910021480 group 4 element Inorganic materials 0.000 description 1
- 229910021478 group 5 element Inorganic materials 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 230000002452 interceptive effect Effects 0.000 description 1
- 239000011133 lead Substances 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 238000013386 optimize process Methods 0.000 description 1
- 238000012858 packaging process Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 229920003192 poly(bis maleimide) Polymers 0.000 description 1
- -1 ribbon Substances 0.000 description 1
- 229910052709 silver Inorganic materials 0.000 description 1
- 239000004332 silver Substances 0.000 description 1
- 239000002904 solvent Substances 0.000 description 1
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 1
- 238000005496 tempering Methods 0.000 description 1
- 239000012815 thermoplastic material Substances 0.000 description 1
- 239000011135 tin Substances 0.000 description 1
- 239000010936 titanium Substances 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- 238000001721 transfer moulding Methods 0.000 description 1
- 238000009736 wetting Methods 0.000 description 1
- 239000002759 woven fabric Substances 0.000 description 1
- RUDFQVOCFDJEEF-UHFFFAOYSA-N yttrium(III) oxide Inorganic materials [O-2].[O-2].[O-2].[Y+3].[Y+3] RUDFQVOCFDJEEF-UHFFFAOYSA-N 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/565—Moulds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/11—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/10—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L25/105—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/033—Manufacturing methods by local deposition of the material of the bonding area
- H01L2224/0333—Manufacturing methods by local deposition of the material of the bonding area in solid form
- H01L2224/03334—Manufacturing methods by local deposition of the material of the bonding area in solid form using a preform
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/038—Post-treatment of the bonding area
- H01L2224/0383—Reworking, e.g. shaping
- H01L2224/0384—Reworking, e.g. shaping involving a mechanical process, e.g. planarising the bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/039—Methods of manufacturing bonding areas involving a specific sequence of method steps
- H01L2224/0391—Forming a passivation layer after forming the bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05075—Plural internal layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05147—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05166—Titanium [Ti] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05181—Tantalum [Ta] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05571—Disposition the external layer being disposed in a recess of the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/061—Disposition
- H01L2224/0618—Disposition being disposed on at least two different sides of the body, e.g. dual array
- H01L2224/06181—On opposite sides of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/113—Manufacturing methods by local deposition of the material of the bump connector
- H01L2224/1133—Manufacturing methods by local deposition of the material of the bump connector in solid form
- H01L2224/11334—Manufacturing methods by local deposition of the material of the bump connector in solid form using preformed bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/118—Post-treatment of the bump connector
- H01L2224/1183—Reworking, e.g. shaping
- H01L2224/1184—Reworking, e.g. shaping involving a mechanical process, e.g. planarising the bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/119—Methods of manufacturing bump connectors involving a specific sequence of method steps
- H01L2224/1191—Forming a passivation layer after forming the bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13005—Structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1301—Shape
- H01L2224/13012—Shape in top view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1301—Shape
- H01L2224/13012—Shape in top view
- H01L2224/13013—Shape in top view being rectangular or square
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1301—Shape
- H01L2224/13012—Shape in top view
- H01L2224/13014—Shape in top view being circular or elliptic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13022—Disposition the bump connector being at least partially embedded in the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13023—Disposition the whole bump connector protruding from the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13075—Plural core members
- H01L2224/13078—Plural core members being disposed next to each other, e.g. side-to-side arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/13111—Tin [Sn] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/13113—Bismuth [Bi] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/13116—Lead [Pb] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13139—Silver [Ag] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13147—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13155—Nickel [Ni] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16135—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/16145—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16135—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/16145—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
- H01L2224/16147—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked the bump connector connecting to a bonding area disposed in a recess of the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/17—Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
- H01L2224/171—Disposition
- H01L2224/1718—Disposition being disposed on at least two different sides of the body, e.g. dual array
- H01L2224/17181—On opposite sides of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32135—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/32145—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8119—Arrangement of the bump connectors prior to mounting
- H01L2224/81191—Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed only on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8119—Arrangement of the bump connectors prior to mounting
- H01L2224/81193—Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed on both the semiconductor or solid-state body and another item or body to be connected to the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
- H01L2224/81815—Reflow soldering
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06513—Bump or bump-like direct electrical connections between devices, e.g. flip-chip connection, solder bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06517—Bump or bump-like direct electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1017—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
- H01L2225/1023—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the support being an insulating substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1047—Details of electrical connections between containers
- H01L2225/1058—Bump or bump-like electrical connections, e.g. balls, pillars, posts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1076—Shape of the containers
- H01L2225/1088—Arrangements to limit the height of the assembly
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/562—Protection against mechanical damage
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/049—Nitrides composed of metals from groups of the periodic table
- H01L2924/0494—4th Group
- H01L2924/04941—TiN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/049—Nitrides composed of metals from groups of the periodic table
- H01L2924/0495—5th Group
- H01L2924/04953—TaN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1305—Bipolar Junction Transistor [BJT]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
- H01L2924/13091—Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Wire Bonding (AREA)
Abstract
本發明提供封裝上封裝的連接物之形成方法,可減少連接物的尺寸與間距,進而縮減封裝尺寸並增加連接數目。一封裝上的導電單元係部份埋置於封裝的模塑化合物中,以接合至另一封裝上的接觸物或金屬墊。藉由埋置導電單元,可縮小導電單元,並使導電單元與模塑化合物之間無溝槽。連接物之間的間距取決於連接物的最大寬度與外增邊區。其他封裝上的多種接觸物可接合至導電單元。
Description
本發明係關於半導體元件,更特別關於其封裝結構。
半導體元件可應用於多種電子裝置,比如個人電腦、手機、數位相機、及其他電子設備。一般的半導體元件製程依序為沉積隔離層或介電層、導電層、與半導體層於半導體基板上,再微影圖案化上述層狀材料以形成電路構件與單元。
在半導體產業中,持續縮小元件尺寸亦可持續改善多種電子構件(比如電晶體、二極體、電阻、電容、或類似物)的積體密度,即特定面積可整合更多構件。在某些應用中,更小的電子構件需要更小的封裝(比如更低的封裝高度及/或更小的面積)。
如此一來,需發展新的封裝技術如封裝上封裝(PoP),使某一元件晶粒的頂部封裝係接合至另一元件晶粒的底部封裝。藉由新的封裝技術,可增加封裝的積體等級。這些相對較新的半導體封裝技術將面對製程挑戰。
本揭露一實施例提供之封裝的半導體元件,包括:半導體晶粒埋置於模塑化合物中;導電單元埋置於模塑化合物中,其中導電單元露出於模塑化合物之表面上;以及金屬墊,其中金屬墊接觸導電單元並電性連接至半導體晶粒中的多個元件,其中導電單元之頂端高於模塑化合物之頂端。
本揭露一實施例提供之半導體元件封裝的形成方法,包括:製備第一半導體晶粒封裝,第一半導體晶粒封裝具有多個導電單元埋置於模塑化合物中,其中導電單元露出於模塑化合物之表面上,其中導電單元之頂端高於模塑化合物之頂端;提供第一半導體晶粒封裝;提供第二半導體晶粒封裝;以及接合第一半導體晶粒封裝之導電單元至第二半導體晶粒封裝上的多個接觸物。
本揭露一實施例提供之封裝的半導體元件,包括:半導體晶粒埋置於模塑化合物中;導電單元埋置於模塑化合物中,其中導電單元露出於模塑化合物之表面上,其中模塑化合物設置以避免移除導電單元;以及金屬墊,其中金屬墊接觸導電單元並電性連接至半導體晶粒中的多個元件;以及封裝,包括銅柱自封裝的表面凸起,其中導電單元接合至銅柱。
A、A*‧‧‧半導體晶粒區域
B、B*‧‧‧再佈線區域
C、H、HA、HB、HC、HA”、HB”、H*‧‧‧高度
G‧‧‧距離
M‧‧‧邊區
O‧‧‧溝槽
P、P1、P2‧‧‧間距
P-P‧‧‧切線
W、W1、W2、W*‧‧‧寬度
100、100A”、100B”、110、110A、110A”、110B、110B”、110C、120、120A、120A”、120B、120B”‧‧‧封裝
104A、140B、104*、104**‧‧‧接觸物
111、121、121’‧‧‧模塑化合物
112、112*、112**、122、122A、122B、122C、123、131、405‧‧‧金屬墊
114‧‧‧開口
115、115A、115A”、115B、115B”、115C、125、125A”、125B”‧‧‧連接物
116‧‧‧導電物
117’、117A、117B、117C‧‧‧導電單元
120’‧‧‧晶粒封裝
130‧‧‧基板
150‧‧‧區域
160‧‧‧移除製程
401‧‧‧焊料球
102*、102**、402‧‧‧凸塊下金屬化層
410、420、450、510‧‧‧線段
411、412、511‧‧‧資料
第1A圖係某些實施例中,封裝的透視圖。
第1B圖係第1A圖的封裝中,沿著切線P-P之部份剖視圖。
第1C圖係第1B圖之區域150的放大圖。
第1D圖係某些實施例中,雷射鑽孔移除部份的模塑化合物
以形成可埋置導電連接物之開口的示意圖。
第2A圖係某些實施例中,晶粒封裝具有導電單元埋置於模塑化合物中的示意圖。
第2B圖係某些實施例中,移除部份模塑化合物以露出導電單元的示意圖。
第2C圖係某些實施例中,晶粒封裝具有導電單元埋置於模塑化合物中的示意圖。
第3A至3F圖係某些實施例中,形成連接物的三種製程順序之封裝製程的剖視圖。
第4A圖係某些實施例中,位於金屬墊上的焊料球之示意圖。
第4B圖係某些實施例中,以再流動的焊料球之最大高度與直徑,對應凸塊下金屬化層之尺寸(寬度)的圖示。
第5圖係某些實施例中,以再流動的連接物之高度,對應再流動前的焊料球露出的寬度的圖示。
第6A及6B圖係某些實施例中,進行應力模擬之連接物的封裝示意圖。
第7A至7C圖係多種實施例中,封裝上的接觸物之示意圖。
下述內容將詳述如何製造及使用的實施例。可以理解的是,這些實施例提供之多種發明概念可用以實施於多種特定方式。下述的特定實施例僅用以舉例而非侷限本發明。
第1A圖係本發明某些實施例中封裝100之透視圖。封裝100中的封裝110接合至另一封裝120,而封裝120更接合至基板130。每一封裝如封裝110或120,均包含至少一半導
體晶粒(未圖示)。半導體晶粒包含用以製作半導體積體電路的基板,而積體電路係形成於基板中或基板上。半導體基板的組成為半導體材料,包含但不限於基體矽、半導體晶圓、絕緣層上矽(SOI)基板、或矽鍺基板。半導體基板亦可為其他半導體材料,比如III族元素、IV族元素、或V族元素。基板130可進一步包含多個隔離結構(未圖示),比如淺溝槽隔離結構或局部氧化矽(LOCOS)結構。隔離結構可定義並隔離多種微電子單元。形成於基板130中的微電子單元可為電晶體如金氧半場效電晶體(MOSFET)、互補式金氧半(CMOS)電晶體、雙極接面電晶體(BJT)、高電壓電晶體、高頻電晶體、p型通道及/或n型通道場效電晶體(PFET/NFET)、或其他電晶體,電阻,二極體,電容,電導,熔絲,或其他合適單元。用以形成微電子單元的多種製程包含沉積、蝕刻、佈植、微影、回火、及其他合適製程。微電子單元可藉由內連線形成積體電路元件,比如邏輯元件、記憶元件(如SRAM)、射頻元件、輸出/輸入(I/O)元件、系統晶片(SoC)元件、上述之組合、或其他合適元件。
基板130可為半導體晶圓或部份的晶圓。在某些實施例中,基板130包含矽、砷化鎵、絕緣層上矽(SOI)、或其他類似材料。在某些實施例中,基板130包含被動元件如電阻、電容、電導、或類似物,亦可包含主動元件如電晶體。在某些實施例中,基板130包含額外積體電路。基板130可進一步包含穿透基板穿孔(TSV)以作為中介片。此外,基板130可由其他材料組成。舉例來說,某些實施例中的基板130為多層電路板。在其他實施例中,基板130包含雙馬來醯亞胺三嗪(BT)樹脂、
FR-4(玻璃纖維織布與環氧樹脂黏結劑組成的防火複合材料)、陶瓷、玻璃、塑膠、帶狀物、薄膜、或其他合適的支撐材料,以負載可接收導電末端之導電墊片。
封裝110經由連接物115接合至封裝120,且封裝120經由連接物125接合至基板130。第1B圖係第1A圖的封裝中,沿著切線P-P之部份剖視圖。如第1B圖所示,連接物115與125接近封裝100的邊緣。在某些實施例中,連接物125係接近封裝120的中心。在某些實施例中,第1B圖標示的區域150為矩形並詳述於第1C圖中。
第1C圖進一步詳述第1B圖之區域150。封裝110包含半導體晶粒區域A,其中模塑化合物111覆蓋半導體晶粒(未圖示)。在某些實施例中,模塑化合物111一開始為液態,但在施加至半導體晶粒上後乾燥並覆蓋至少部份的半導體晶粒。舉例來說,模塑化合物111可包含環氧樹脂、填充物、溶劑、或類似物。在某些實施例中,模塑化合物111之施加方式可為移轉模造法,先將模塑材料(通常為熱塑性材料)預加熱至液態,再施加至基板上。之後再加熱模塑材料以完成模塑步驟。模塑化合物材料可採用多種樹脂。
封裝110亦包含再佈線區域B,其具有內連線結構。在內連線結構中,一或多個再佈線層(RDL)藉由連接物115連接封裝中的半導體晶粒。同樣地,封裝120包含半導體晶粒區域A*,其中半導體晶粒(未圖示)係埋置於模塑化合物121中。封裝120亦包含再佈線區域B*,其亦具有內連線結構。在內連線結構中,一或多個再佈線層(RDL)藉由連接物125連接封
裝中的半導體晶粒。
形成封裝110與120之機制可參考美國專利申請號13/228,244如附件,名稱為「採用晶粒貼合膜之封裝方法與結構」,且申請日為2011年9月8號。
如第1C圖所示,連接物115接觸封裝110之金屬墊112與封裝120之金屬墊122,而連接物125接觸封裝120之金屬墊123與基板130之金屬墊131。金屬墊112電性連接至封裝110中的半導體晶粒(未圖示)中的元件。金屬墊122電性連接至封裝120中的半導體晶粒(未圖示)中的元件。如第1C圖所示,連接物115係埋置於封裝120之模塑化合物121中。在某些實施例中,用以埋置連接物115之開口的形成方法為雷射鑽孔。如第1D圖所示,某些實施例以雷射鑽孔移除部份的模塑化合物121,以形成可埋置連接物115之開口114。開口114之剖視形狀為上寬下窄,以利於開口中置入導電單元如焊料球。在某些實施例中,由於雷射鑽孔的製程限制,開口114之頂部寬度W介於0.2mm至0.4mm之間。在形成開口114後,導電物116(虛線標示)如焊料球係置於開口114中。如第1D圖所示,開口頂部與導電物116之間隔有距離G。藉由後續的再流動製程,可讓導電物116接觸封裝110之金屬墊112上的導電材料,以形成導電物115。如第1C圖所示,再流動製程後的導電物115將接觸金屬墊122,且模塑化合物121之上表面與接觸物之間具有溝槽O。在某些實施例中,導電物116直接接觸金屬墊112以形成連接物115,且無任何其他導電材料形成於導電物116與金屬墊112上。
導電物115之間的間距P取決於開口114之寬度W。
在某些實施例中,開口的最大寬度介於約0.23mm至約0.50mm之間。在某些實施例中,間距P介於約0.35mm至約0.6mm之間。在某些實施例中,高度H需足以維持整個封裝的形成高度。封裝110與120之間的高度C亦受開口114中的連接物尺寸所影響。在某些實施例中,高度C介於約0.25mm至約0.35mm之間。
在高等封裝中,需縮減連接物之間的間距P以符合更小的封裝尺寸與額外連接。如此一來,需以新的機制形成更小間距P的連接物115。如第2A圖所示的某些實施例中,晶粒封裝120’具有導電單元117’埋置於模塑化合物121’中。先形成導電單元117’金屬墊122上,接著再形成模塑化合物121’於晶粒封裝120’之再佈線區域B*上。舉例來說,可先將導電單元117’電鍍至金屬墊122上,接著使其再流動為球形。接著形成模塑化合物121’於導電單元117’上。在另一實施例中,先將金屬球置於金屬墊122上,再將其接合至金屬墊以形成導電單元117’。導電單元117’之組成可為任何低電阻的導電材料。舉例來說,導電單元117’可為焊料、焊料合金、金、金合金、或類似物。焊料合金可包含錫、鉛、銀、銅、鎳、鉍、或上述之組合。
如第2B圖所示,某些實施例移除部份的模塑化合物121’以露出導電單元117’。移除製程160可為適當製程如研磨、拋光、或類似製程。露出的導電單元117’具有寬度W1。由於導電單元117’在露出前即先埋置於模塑化合物121’中,因此不需雷射鑽孔形成開口以埋置導電單元117’。如此一來,模塑化合物121’之上表面與導電單元117’之間將不具有溝槽,比如第1C圖所示的溝槽O。此外,導電單元117’之尺寸(或寬度W1)
不受雷射鑽孔形成的開口114尺寸限制,導電單元117’之尺寸(或寬度W1)可小於導電單元116。如此一來,第2B圖所示之間距P1可小於第1C圖所示之間距P。在某些實施例中,間距P1介於約100μm至約500μm之間。在某些實施例中,寬度W1介於約100μm至約400μm之間,即小於或等於第1D圖所示之開口的寬度W。
在另一實施例中,部份的導電單元117”係埋置於模塑化合物中,並露出其他部份的導電單元117”,如第2C圖所示。在形成模塑化合物121”時,以模具或薄膜施壓至模塑化合物121”與導電單元117”,即可露出部份的導電單元117”。露出的導電單元117”具有寬度W2。由於導電單元117”係埋置於模塑化合物121”中,導電單元117”之間距P2亦小於第1C圖所示之間距P。在某些實施例中,間距P2介於約100μm至約500μm之間。在某些實施例中,間距P2介於約100μm至約400μm之間。
第3A圖係本發明某些實施例中,具有接觸物104A之封裝110A與具有導電單元117A之封裝120A。接觸物104A係形成於金屬墊122A上,且接觸物104A之組成為導電材料。在某些實施例中,接觸物104A之組成為焊料。封裝120A之導電單元117A的形成方法,與某些實施例中形成第2A及2B圖之結構的前述製程類似。如第3B圖所示,某些實施例以再流動製程,可接合接觸物104A與導電單元117A以形成連接物115A。連接物115A具有高度HA。
第3C圖係本發明某些實施例中,具有接觸物104B之封裝110B與具有導電單元117B之封裝120B。接觸物104B係形
成於金屬墊122B上,且接觸物104B之組成為導電材料。在某些實施例中,接觸物104B之組成為焊料。封裝120B之導電單元117B的形成方法,即某些實施例中形成第2C圖之結構的前述製程。如第3D圖所示,某些實施例以再流動製程,可接合接觸物104B與導電單元117B以形成連接物115B。連接物115B具有高度HB。
在某些其他的實施例中,封裝110C不具有接觸物於金屬墊122C上,如第3E圖所示。如第3F圖所示,導電單元117C直接接觸金屬墊122C以形成連接物115C。連接物115C具有高度HC。
第4A圖為某些實施例中,金屬墊405上的焊料球401經再流動製程的形態。金屬墊405之寬度為約200μm,且金屬墊405包含凸塊下金屬化(UBM)層402。凸塊下金屬化層可包含黏著層及/或濕潤層。在某些實施例中,凸塊下金屬化層402亦可作為擴散阻障層。在某些實施例中,凸塊下金屬化層402之組成為鈦、氮化鈦、氮化鉭、鉭、或類似物。在某些實施例中,凸塊下金屬化層402更包含銅晶種層。
在某些實施例中,凸塊下金屬化層402之厚度介於約0.05μm至約0.5μm之間。焊料球401之形成方法為再流動凸塊下金屬化層402上的焊料球(直徑約250μm)。如第4A圖所示,焊料將展開於凸塊下金屬化層402的表面上,且表面張力讓焊料球401之直徑為約246μm。焊料球401之高度為約216μm。凸塊下金屬化層上的焊料球經再流動製程後的形狀,可藉由模擬器模擬。模擬器可為SURFACE EVOLVER或ANSYS FLUENT.
SURFACE EVOLVER等以表面張力及其他能量計算表面形狀的互動程式。SURFACE EVOLVER係由明尼蘇達大學的幾何學中心研發,而ANSYS FLUENT.SURFACE EVOLVER為ANSYS INC.OF CANONSBURG,PENNSYLVANIA擁有的模擬器。上述模擬器可用以模擬不同寬度與高度的焊料球。
第4B圖係某些實施例中,以再流動的焊料球之模擬高度,對應其直徑(最大寬度)與凸塊下金屬化層之尺寸(寬度)的圖示。線段410為再流動前的焊料球直徑,與焊料球下方之凸塊下金屬化層寬度(或尺寸)相同時,不同凸塊下方金屬化層之尺寸所對應之焊球高度。線段410指出當直徑為200μm之焊料球以再流動方式接合至半徑為200μm之凸塊下金屬化層時,再流動後的焊料球高度為152μm。當直徑為250μm之焊料球以再流動方式接合至半徑為250μm之凸塊下金屬化層時,再流動後的焊料球高度為186μm。線段420指出當直徑為200μm之焊料球以再流動方式接合至半徑為200μm之凸塊下金屬化層時,再流動後的焊料球寬度為218μm。當直徑為250μm之焊料球以再流動方式接合至半徑為250μm之凸塊下金屬化層時,再流動後的焊料球寬度為274μm。再流動前的焊料球尺寸與凸塊下金屬化層之寬度(或尺寸)相關,因此線段410與420為線性。
第4B圖之資料411指的是直徑為250μm的焊料球經再流動製程後,接合至直徑為150μm之凸塊下金屬化層後的焊料球高度。資料411指出再流動後的焊料球高度為223μm。第4B圖中的資料412為再流動製程後的焊料球之最大寬度。資料412指出再流動製程後的焊料球其最大寬度為256μm。資料411與
412顯示,焊料球的高度與直徑取決於再流動製程前的焊料球尺寸。
再流動製程後的焊料球其最大寬度的資料,可用以確認最小間距以避免短路。沿著最大寬度新增邊區,即可作為連接物的最小間距。在某些實施例中,線段450為間距。在連接物之最大寬度外新增邊區M,兩者總合即最小間距。邊區M可隨再流動前的焊料球尺寸改變。在某些實施例中,邊區M占再流動的焊料球之最大寬度的幾個百分比。在某些實施例中,邊區M占再流動的焊料球之最大寬度的約5%至約70%之間。在某些實施例中,邊區M占再流動的焊料球之最大寬度的約5%至約30%之間。
第5圖係某些實施例中,以再流動的連接物115B之模擬高度HB,對應再流動前的焊料球露出的寬度W2(如第2C圖所示)的圖示。第5圖中的實心三角形為封裝120B與110B的連接物資料,這些實心三角形可回歸至線段510。線段510中,埋置於封裝120B中的焊料球的直徑為250μm,而凸塊下金屬化層之直徑亦為250μm。線段510中,封裝110B之焊料球的直徑為200μm,而凸塊下金屬化層之直徑為250μm。線段510顯示當埋置的焊料球露出的寬度W2越大,再流動的連接物115B之模擬高度HB越小。
空心菱形可回歸至線段520。線段520中,埋置於封裝120B中的焊料球的直徑為250μm,而凸塊下金屬化層之直徑亦為200μm(小於線段510中的凸塊下金屬化層之直徑250μm)。線段520中,封裝110B之焊料球的直徑亦為200μm。
線段520與510幾乎重疊,即凸塊下金屬化層之寬度差距為50μm時幾乎不造成影響。
第5圖之資料511為第3F圖之連接物115C,其中封裝110C的每一金屬墊112C上不具有焊料球。資料511中,封裝120C亦具有直徑250μm的焊料球於直徑200μm的凸塊下金屬化層上。與線段510及520相較,由於資料511之封裝110C上不具有焊料球,連接物115C之高度可減少約80μm。第5圖中的實心方形為封裝的連接物資料,這些實心方形可回歸至線段530。線段530中,埋置於封裝120B中的焊料球的直徑為250μm,而凸塊下金屬化層之直徑亦為200μm。線段530中位於封裝120B上之再流動前的焊料球,小於線段510與520中位於封裝120B上之再流動前的焊料球。線段530中,封裝110B之焊料球的直徑為200μm,而凸塊下金屬化層之直徑為250μm。線段530中位於封裝110B上之焊料球,與線段510與520中位於封裝110B上之焊料球類似。由於封裝120B上的焊料球尺寸較小,線段530上的資料小於線段510與520上的資料。
如前所述,需採用較小的封裝總高度以達到較小的製程參數。如第5圖所示,當埋置的焊料球的露出寬度越大,則連接物的高度越小。為了降低連接物高度,需增加埋置的焊料球露出的寬度。當封裝之埋置焊料球露出的寬度大於或等於約100μm時,連接物的總高度將小於或等於約300μm。
第6A圖顯示本發明某些實施例中,封裝100A”之封裝120A”具有埋置的焊料球。封裝100A”與前述之封裝100類似,除了封裝120A”不似第2C、3C、及3E圖一樣具有埋置的焊
料球於模塑化合物中,而是以第1B圖之雷射鑽孔取代。第6B圖顯示本發明某些實施例中,封裝100B”之封裝120B”具有埋置的焊料球。封裝100B”與前述之封裝100A”類似,除了封裝110B”上的焊料球體積為封裝110A”上的焊料球體積之兩倍。如此一來,第6B圖中的高度HB”大於第6A圖之高度HA”。在應力模擬中,若角落的連接物125A”之應力比(SR)定為1,則連接物115A”之應力比(SR)為1.2。相反地,第6B圖中角落的連接物125B”之應力比(SR)為1.17,高於第6A圖中角落的連接物125A”的應力比(1)。此外,連接物115B”之應力比(SR)為0.85,小於連接物115A”之應力比(1.2)。
上述兩種結構的應力比差異係來自於封裝110B”的焊料體積為封裝110A”的焊料體積之兩倍,且高度HB”大於高度HA”。在某些實施例中,為了最佳化製程產率,可設定封裝110A”或110B”上的焊料球中的焊料體積。舉例來說,若角落的連接物上的焊料球具有碎裂風險(比如具有高應力之角落的連接物125B”),則需採用第6A圖之結構以降低封裝110A”上的焊料球體積,並降低封裝的高度HA”。另一方面,若角落的連接物125B”不具有碎裂風險,反而是連接器125A”之焊料具有碎裂風險時,則需採用第6B圖所示之結構。這是因為第6B圖中的連接器115B”具有較低應力。上述應力的模擬可採用ANSYS應力模擬器。
第3A至3D圖與6A至6B圖的封裝結構中,較上方的封裝110A、110B、110A”、與110B”的接觸物104為焊料球,可連接至較下方的封裝120A、120B、120A”、及120B”之導電單元117’
或117”。然而接觸物104可為其他導電材料與具有其他形狀。舉例來說,某些實施例中的接觸物104*可為銅柱,如第7A圖所示。在某些實施例中,銅柱的接觸物104*可形成於凸塊下金屬化層102*上,而凸塊下金屬化層102*覆蓋金屬墊112*。在某些實施例中,銅柱的接觸物104*之寬度W*介於約100μm至約250μm之間。在某些實施例中,銅柱的接觸物104*之高度H*介於約10μm至約200μm之間。在另一實施例中,接觸物104**可為寬度小於凸塊下金屬化層102**之銅柱,如第7B圖所示。在某些實施例中,二個或多個較小的銅柱係位於凸塊下金屬化層102**上,且金屬凸塊下金屬化層102**覆蓋金屬墊112**。第7C圖係某些實施例中,接觸物104**的不同上視圖。如第7C圖所示,兩個或多個接觸物104**具有多種形狀。舉例來說,接觸物104**可為圓柱、細長柱、或具有圓潤角的方柱。第7C圖中的實施例僅用以舉例,接觸物亦可為其他構形。舉例來說,凸塊下金屬化層102**除了圖示的圓形外亦可為其他形狀。
上述實施例中封裝上封裝的連接物之形成機制,可縮小連接物及連接物之間的間距。與現有的連接物相較,上述的連接物可縮小封裝尺寸與增加連接數目。某一封裝上的導電單元係部份埋置於封裝的模塑化合物中,且接合至另一封裝上的金屬墊或接觸物。藉由埋置導電單元,可縮小導電單元並避免任何溝槽形成於導電單元與模塑化合物之間。連接物之間的間距取決於連接物的最大寬度與外增邊區。其他封裝上的多種接觸物可接合至導電單元。
本揭露一實施例提供之封裝的半導體元件,包
括:半導體晶粒埋置於模塑化合物中;導電單元埋置於模塑化合物中,其中導電單元露出於模塑化合物之表面上;以及金屬墊,其中金屬墊接觸導電單元並電性連接至半導體晶粒中的多個元件,其中導電單元之頂端高於模塑化合物之頂端。
本揭露一實施例提供之半導體元件封裝的形成方法,包括:製備第一半導體晶粒封裝,第一半導體晶粒封裝具有多個導電單元埋置於模塑化合物中,其中導電單元露出於模塑化合物之表面上,其中導電單元之頂端高於模塑化合物之頂端;提供第一半導體晶粒封裝;提供第二半導體晶粒封裝;以及接合第一半導體晶粒封裝之導電單元至第二半導體晶粒封裝上的多個接觸物。
本揭露一實施例提供之封裝的半導體元件,包括:半導體晶粒埋置於模塑化合物中;導電單元埋置於模塑化合物中,其中導電單元露出於模塑化合物之表面上,其中模塑化合物設置以避免移除導電單元;以及金屬墊,其中金屬墊接觸導電單元並電性連接至半導體晶粒中的多個元件;以及封裝,包括銅柱自封裝的表面凸起,其中導電單元接合至銅柱。
雖然本發明已以數個較佳實施例揭露如上,然其並非用以限定本發明,任何熟習此技藝者,在不脫離本發明之精神和範圍內,當可作任意之更動與潤飾,因此本發明之保護範圍當視後附之申請專利範圍所界定者為準。
P2‧‧‧間距
W2‧‧‧寬度
117”‧‧‧導電單元
120”‧‧‧封裝
121”‧‧‧模塑化合物
122‧‧‧金屬墊
Claims (10)
- 一種封裝的半導體元件,包括:一半導體晶粒埋置於一模塑化合物中;一導電單元埋置於該模塑化合物中,其中該導電單元露出於該模塑化合物之表面上;以及一金屬墊,其中該金屬墊接觸該導電單元並電性連接至該半導體晶粒中的多個元件,其中該導電單元之頂端高於該模塑化合物之頂端。
- 如申請專利範圍第1項所述之封裝的半導體元件,其中該導電單元為焊料、焊料合金、金、或金合金。
- 如申請專利範圍第1項所述之封裝的半導體元件,更包括:另一金屬墊,係用以接合至一基板的多個接觸物。
- 如申請專利範圍第1項所述之封裝的半導體元件,其中該導電單元具有一弧狀表面。
- 如申請專利範圍第1項所述之封裝的半導體元件,其中該導電單元之最大寬度介於約100微米至約300微米之間。
- 如申請專利範圍第1項所述之封裝的半導體元件,更包括另一導電單元與該導電單元相鄰,且該些導電單元之間的間距介於約100微米至約500微米之間。
- 一種半導體元件封裝的形成方法,包括:製備一第一半導體晶粒封裝,該第一半導體晶粒封裝具有多個導電單元埋置於一模塑化合物中,其中該導電單元露出於該模塑化合物之表面上,其中該導電單元之頂 端高於該模塑化合物之頂端;提供該第一半導體晶粒封裝;提供一第二半導體晶粒封裝;以及接合該第一半導體晶粒封裝之該些導電單元至該第二半導體晶粒封裝上的多個接觸物。
- 一種封裝的半導體元件,包括:一半導體晶粒埋置於一模塑化合物中;一導電單元埋置於該模塑化合物中,其中該導電單元露出於該模塑化合物之表面上,其中該模塑化合物設置以避免移除該導電單元;以及一金屬墊,其中該金屬墊接觸該導電單元並電性連接至該半導體晶粒中的多個元件;以及一封裝,包括一銅柱自該封裝的表面凸起,其中該導電單元接合至該銅柱。
- 如申請專利範圍第8項所述之封裝的半導體元件,其中該模塑化合物之上表面具有一第一開口,且該第一開口之直徑介於約0.2mm至約0.4mm之間。
- 如申請專利範圍第8項所述之封裝的半導體元件,其中該導電單元之頂部與該模塑化合物之上表面共平面。
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/406,031 US9418947B2 (en) | 2012-02-27 | 2012-02-27 | Mechanisms for forming connectors with a molding compound for package on package |
Publications (2)
Publication Number | Publication Date |
---|---|
TW201620102A true TW201620102A (zh) | 2016-06-01 |
TWI567906B TWI567906B (zh) | 2017-01-21 |
Family
ID=48950711
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW101116457A TWI567899B (zh) | 2012-02-27 | 2012-05-09 | 半導體元件封裝 |
TW105102818A TWI567906B (zh) | 2012-02-27 | 2012-05-09 | 封裝的半導體元件及與其形成方法 |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW101116457A TWI567899B (zh) | 2012-02-27 | 2012-05-09 | 半導體元件封裝 |
Country Status (4)
Country | Link |
---|---|
US (3) | US9418947B2 (zh) |
CN (1) | CN103295986B (zh) |
DE (1) | DE102012104731B4 (zh) |
TW (2) | TWI567899B (zh) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI611530B (zh) * | 2016-10-14 | 2018-01-11 | 鈺橋半導體股份有限公司 | 具有散熱座之散熱增益型面朝面半導體組體及製作方法 |
TWI827247B (zh) * | 2022-07-08 | 2023-12-21 | 中國大陸商長鑫存儲技術有限公司 | 半導體封裝元件及製備方法 |
Families Citing this family (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8624392B2 (en) | 2011-06-03 | 2014-01-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Electrical connection for chip scale packaging |
US9548281B2 (en) | 2011-10-07 | 2017-01-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Electrical connection for chip scale packaging |
US8912668B2 (en) | 2012-03-01 | 2014-12-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Electrical connections for chip scale packaging |
US9219030B2 (en) | 2012-04-16 | 2015-12-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package on package structures and methods for forming the same |
DE102012109922B4 (de) | 2012-04-16 | 2020-04-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package-on-Package-Struktur und Verfahren zur Herstellung derselben |
US9196573B2 (en) | 2012-07-31 | 2015-11-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bump on pad (BOP) bonding structure |
US9673161B2 (en) | 2012-08-17 | 2017-06-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bonded structures for package and substrate |
US8829673B2 (en) | 2012-08-17 | 2014-09-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Bonded structures for package and substrate |
CN104103536A (zh) * | 2014-07-15 | 2014-10-15 | 南通富士通微电子股份有限公司 | Pop封装方法 |
RU2663688C1 (ru) * | 2014-09-26 | 2018-08-08 | Интел Корпорейшн | Корпусированная интегральная схема, содержащая соединенный проволочными перемычками многокристальный пакет |
JP6319026B2 (ja) * | 2014-09-29 | 2018-05-09 | 日亜化学工業株式会社 | 発光装置及びその製造方法 |
US9806066B2 (en) | 2015-01-23 | 2017-10-31 | Samsung Electronics Co., Ltd. | Semiconductor package including exposed connecting stubs |
US9761566B1 (en) * | 2016-04-13 | 2017-09-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-die structure and method of forming same |
US10276481B2 (en) * | 2017-06-26 | 2019-04-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Package structure having a plurality of conductive balls having narrow width for the ball waist |
US20210265237A1 (en) * | 2020-02-20 | 2021-08-26 | Sumitomo Electric Industries, Ltd. | Semiconductor device and method for producing semiconductor device |
Family Cites Families (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE19754372A1 (de) | 1997-03-10 | 1998-09-24 | Fraunhofer Ges Forschung | Chipanordnung und Verfahren zur Herstellung einer Chipanordnung |
US6400574B1 (en) * | 2000-05-11 | 2002-06-04 | Micron Technology, Inc. | Molded ball grid array |
US20020151164A1 (en) | 2001-04-12 | 2002-10-17 | Jiang Hunt Hang | Structure and method for depositing solder bumps on a wafer |
US6908784B1 (en) * | 2002-03-06 | 2005-06-21 | Micron Technology, Inc. | Method for fabricating encapsulated semiconductor components |
KR100493063B1 (ko) | 2003-07-18 | 2005-06-02 | 삼성전자주식회사 | 스택 반도체 칩 비지에이 패키지 및 그 제조방법 |
JP4200177B2 (ja) * | 2004-08-06 | 2008-12-24 | 浜松ホトニクス株式会社 | レーザ加工方法及び半導体装置 |
JP4541253B2 (ja) * | 2005-08-23 | 2010-09-08 | 新光電気工業株式会社 | 半導体パッケージ及びその製造方法 |
EP1790744A1 (de) * | 2005-11-28 | 2007-05-30 | Siemens Aktiengesellschaft | Verfahren zum Reparieren von Rissen in Bauteilen und Lotmaterial zum Löten von Bauteilen |
US7508012B2 (en) * | 2006-01-18 | 2009-03-24 | Infineon Technologies Ag | Electronic component and method for its assembly |
US7435619B2 (en) | 2006-02-14 | 2008-10-14 | Stats Chippac Ltd. | Method of fabricating a 3-D package stacking system |
US7385299B2 (en) | 2006-02-25 | 2008-06-10 | Stats Chippac Ltd. | Stackable integrated circuit package system with multiple interconnect interface |
SG149726A1 (en) * | 2007-07-24 | 2009-02-27 | Micron Technology Inc | Microelectronic die packages with metal leads, including metal leads for stacked die packages, and associated systems and methods |
US8349721B2 (en) * | 2008-03-19 | 2013-01-08 | Stats Chippac, Ltd. | Semiconductor device and method of forming insulating layer on conductive traces for electrical isolation in fine pitch bonding |
US8163597B2 (en) | 2009-03-24 | 2012-04-24 | Stats Chippac, Ltd. | Semiconductor device and method of forming no-flow underfill material around vertical interconnect structure |
US8592995B2 (en) * | 2009-07-02 | 2013-11-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and structure for adhesion of intermetallic compound (IMC) on Cu pillar bump |
US8035235B2 (en) * | 2009-09-15 | 2011-10-11 | Stats Chippac Ltd. | Integrated circuit packaging system with package-on-package and method of manufacture thereof |
US8198131B2 (en) | 2009-11-18 | 2012-06-12 | Advanced Semiconductor Engineering, Inc. | Stackable semiconductor device packages |
US8446006B2 (en) * | 2009-12-17 | 2013-05-21 | International Business Machines Corporation | Structures and methods to reduce maximum current density in a solder ball |
US8508954B2 (en) | 2009-12-17 | 2013-08-13 | Samsung Electronics Co., Ltd. | Systems employing a stacked semiconductor package |
US8508045B2 (en) * | 2011-03-03 | 2013-08-13 | Broadcom Corporation | Package 3D interconnection and method of making same |
US8779601B2 (en) * | 2011-11-02 | 2014-07-15 | Stmicroelectronics Pte Ltd | Embedded wafer level package for 3D and package-on-package applications, and method of manufacture |
US9412689B2 (en) * | 2012-01-24 | 2016-08-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor packaging structure and method |
-
2012
- 2012-02-27 US US13/406,031 patent/US9418947B2/en active Active
- 2012-05-09 TW TW101116457A patent/TWI567899B/zh active
- 2012-05-09 TW TW105102818A patent/TWI567906B/zh active
- 2012-05-31 DE DE102012104731.6A patent/DE102012104731B4/de active Active
- 2012-06-08 CN CN201210189750.9A patent/CN103295986B/zh active Active
-
2016
- 2016-08-08 US US15/230,695 patent/US10553561B2/en active Active
-
2020
- 2020-01-28 US US16/774,983 patent/US11282817B2/en active Active
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI611530B (zh) * | 2016-10-14 | 2018-01-11 | 鈺橋半導體股份有限公司 | 具有散熱座之散熱增益型面朝面半導體組體及製作方法 |
TWI827247B (zh) * | 2022-07-08 | 2023-12-21 | 中國大陸商長鑫存儲技術有限公司 | 半導體封裝元件及製備方法 |
Also Published As
Publication number | Publication date |
---|---|
US20200168583A1 (en) | 2020-05-28 |
DE102012104731A1 (de) | 2013-08-29 |
US9418947B2 (en) | 2016-08-16 |
TW201336032A (zh) | 2013-09-01 |
CN103295986A (zh) | 2013-09-11 |
TWI567899B (zh) | 2017-01-21 |
CN103295986B (zh) | 2016-12-14 |
US20130221522A1 (en) | 2013-08-29 |
US11282817B2 (en) | 2022-03-22 |
US20160343691A1 (en) | 2016-11-24 |
US10553561B2 (en) | 2020-02-04 |
DE102012104731B4 (de) | 2019-07-25 |
TWI567906B (zh) | 2017-01-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TWI567906B (zh) | 封裝的半導體元件及與其形成方法 | |
US11488882B2 (en) | Die-on-interposer assembly with dam structure and method of manufacturing the same | |
US11476125B2 (en) | Multi-die package with bridge layer | |
US10163853B2 (en) | Formation method of chip package | |
US9412678B2 (en) | Structure and method for 3D IC package | |
US7807512B2 (en) | Semiconductor packages and methods of fabricating the same | |
TWI538145B (zh) | 半導體裝置及其製造方法 | |
TWI549249B (zh) | 半導體封裝及形成一半導體封裝之方法 | |
TWI663690B (zh) | 堆疊式封裝裝置與其形成方法 | |
TW201530729A (zh) | 層疊封裝元件及其製造方法 | |
US9893043B2 (en) | Method of manufacturing a chip package | |
KR101512902B1 (ko) | 본딩 구조물 및 이의 형성 방법 | |
US9006033B2 (en) | Method of making package with interposer frame | |
TW201642428A (zh) | 矽中介層與其製作方法 | |
TWI575691B (zh) | 柱頂互連(pti)之半導體封裝構造 |