SG10202110256YA - Multiple plate line architecture for multideck memory array - Google Patents
Multiple plate line architecture for multideck memory arrayInfo
- Publication number
- SG10202110256YA SG10202110256YA SG10202110256YA SG10202110256YA SG 10202110256Y A SG10202110256Y A SG 10202110256YA SG 10202110256Y A SG10202110256Y A SG 10202110256YA SG 10202110256Y A SG10202110256Y A SG 10202110256YA
- Authority
- SG
- Singapore
- Prior art keywords
- memory array
- plate line
- multiple plate
- line architecture
- multideck memory
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/22—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/22—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements
- G11C11/221—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements using ferroelectric capacitors
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/22—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements
- G11C11/225—Auxiliary circuits
- G11C11/2253—Address circuits or decoders
- G11C11/2257—Word-line or row circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/22—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements
- G11C11/225—Auxiliary circuits
- G11C11/2259—Cell access
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/02—Disposition of storage elements, e.g. in the form of a matrix array
- G11C5/025—Geometric lay-out considerations of storage- and peripheral-blocks in a semiconductor storage device
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/06—Arrangements for interconnecting storage elements electrically, e.g. by wiring
- G11C5/063—Voltage and signal distribution in integrated semi-conductor memory access lines, e.g. word-line, bit-line, cross-over resistance, propagation delay
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/06—Arrangements for interconnecting storage elements electrically, e.g. by wiring
- G11C5/066—Means for reducing external access-lines for a semiconductor memory clip, e.g. by multiplexing at least address and data signals
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B53/00—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B53/00—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors
- H10B53/20—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors characterised by the three-dimensional arrangements, e.g. with cells on different height levels
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/22—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements
- G11C11/225—Auxiliary circuits
- G11C11/2253—Address circuits or decoders
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/22—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements
- G11C11/225—Auxiliary circuits
- G11C11/2273—Reading or sensing circuits or methods
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/22—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using ferroelectric elements
- G11C11/225—Auxiliary circuits
- G11C11/2275—Writing or programming circuits or methods
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B53/00—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors
- H10B53/30—Ferroelectric RAM [FeRAM] devices comprising ferroelectric memory capacitors characterised by the memory core region
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Semiconductor Memories (AREA)
- Physics & Mathematics (AREA)
- Dram (AREA)
- Geometry (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Storage Device Security (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/469,865 US10262715B2 (en) | 2017-03-27 | 2017-03-27 | Multiple plate line architecture for multideck memory array |
Publications (1)
Publication Number | Publication Date |
---|---|
SG10202110256YA true SG10202110256YA (en) | 2021-10-28 |
Family
ID=63583482
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
SG10202110256Y SG10202110256YA (en) | 2017-03-27 | 2018-03-09 | Multiple plate line architecture for multideck memory array |
SG11201908050T SG11201908050TA (en) | 2017-03-27 | 2018-03-09 | Multiple plate line architecture for multideck memory array |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
SG11201908050T SG11201908050TA (en) | 2017-03-27 | 2018-03-09 | Multiple plate line architecture for multideck memory array |
Country Status (8)
Country | Link |
---|---|
US (4) | US10262715B2 (ja) |
EP (1) | EP3602558A4 (ja) |
JP (2) | JP7222903B2 (ja) |
KR (3) | KR102262372B1 (ja) |
CN (1) | CN110462740B (ja) |
SG (2) | SG10202110256YA (ja) |
TW (1) | TWI671742B (ja) |
WO (1) | WO2018182951A1 (ja) |
Families Citing this family (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11088204B2 (en) * | 2017-09-30 | 2021-08-10 | Intel Corporation | Three terminal selectors for memory applications and their methods of fabrication |
US11417829B2 (en) * | 2018-05-18 | 2022-08-16 | Integrated Silicon Solution, (Cayman) Inc. | Three dimensional perpendicular magnetic tunnel junction with thin film transistor array |
US10559337B1 (en) | 2018-11-30 | 2020-02-11 | Micron Technology, Inc. | Vertical decoder |
US11182158B2 (en) * | 2019-05-22 | 2021-11-23 | Intel Corporation | Technologies for providing adaptive memory media management |
DE102020100777A1 (de) * | 2019-08-30 | 2021-03-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Analoge nichtflüchtige Speichervorrichtung unter Verwendung eines polyferroelektrischen Films mit zufälligen Polarisationsrichtungen |
KR20210048637A (ko) | 2019-10-23 | 2021-05-04 | 삼성전자주식회사 | 가변 저항 메모리 장치 |
US11088170B2 (en) | 2019-11-25 | 2021-08-10 | Sandisk Technologies Llc | Three-dimensional ferroelectric memory array including integrated gate selectors and methods of forming the same |
US11908505B2 (en) | 2020-01-24 | 2024-02-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Ferroelectric FET-based content addressable memory |
TWI763266B (zh) * | 2020-01-24 | 2022-05-01 | 台灣積體電路製造股份有限公司 | 記憶體裝置、資料處理裝置及資料處理方法 |
US11232838B2 (en) | 2020-01-24 | 2022-01-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Ferroelectric FET-based content addressable memory |
EP4115417A1 (en) * | 2020-03-03 | 2023-01-11 | Micron Technology, Inc. | Improved architecture for multideck memory arrays |
US11829376B2 (en) * | 2020-05-06 | 2023-11-28 | Intel Corporation | Technologies for refining stochastic similarity search candidates |
US11437435B2 (en) * | 2020-08-03 | 2022-09-06 | Micron Technology, Inc. | On-pitch vias for semiconductor devices and associated devices and systems |
WO2022174430A1 (zh) * | 2021-02-20 | 2022-08-25 | 华为技术有限公司 | 一种存储器及电子设备 |
US11475947B1 (en) * | 2021-04-15 | 2022-10-18 | Micron Technology, Inc. | Decoding architecture for memory tiles |
US11393822B1 (en) * | 2021-05-21 | 2022-07-19 | Micron Technology, Inc. | Thin film transistor deck selection in a memory device |
CN113903374A (zh) | 2021-09-30 | 2022-01-07 | 武汉新芯集成电路制造有限公司 | 存储器件及其制备方法 |
CN113921056A (zh) * | 2021-09-30 | 2022-01-11 | 武汉新芯集成电路制造有限公司 | 存储器件及其制备方法 |
US11937435B2 (en) | 2021-10-28 | 2024-03-19 | International Business Machines Corporation | High density two-tier MRAM structure |
CN116741227B (zh) * | 2023-08-09 | 2023-11-17 | 浙江力积存储科技有限公司 | 一种三维存储器架构及其操作方法和存储器 |
Family Cites Families (32)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5373463A (en) * | 1993-07-06 | 1994-12-13 | Motorola Inc. | Ferroelectric nonvolatile random access memory having drive line segments |
US5905672A (en) * | 1997-03-27 | 1999-05-18 | Micron Technology, Inc. | Ferroelectric memory using ferroelectric reference cells |
US5917746A (en) * | 1997-08-27 | 1999-06-29 | Micron Technology, Inc. | Cell plate structure for a ferroelectric memory |
KR100324594B1 (ko) * | 1999-06-28 | 2002-02-16 | 박종섭 | 강유전체 메모리 장치 |
JP2003123467A (ja) * | 2001-10-17 | 2003-04-25 | Sony Corp | 強誘電体型不揮発性半導体メモリアレイ及びその駆動方法 |
JP3918515B2 (ja) * | 2001-11-05 | 2007-05-23 | ソニー株式会社 | 強誘電体型不揮発性半導体メモリ |
JP2003142661A (ja) * | 2001-11-05 | 2003-05-16 | Sony Corp | 強誘電体型不揮発性半導体メモリ |
TW582032B (en) | 2001-11-30 | 2004-04-01 | Toshiba Corp | Magnetic random access memory |
US6667896B2 (en) * | 2002-05-24 | 2003-12-23 | Agilent Technologies, Inc. | Grouped plate line drive architecture and method |
US6754124B2 (en) | 2002-06-11 | 2004-06-22 | Micron Technology, Inc. | Hybrid MRAM array structure and operation |
US6700811B1 (en) * | 2002-09-04 | 2004-03-02 | Macronix International Co., Ltd. | Random access memory device and method for driving a plate line segment therein |
US6894916B2 (en) * | 2002-09-27 | 2005-05-17 | International Business Machines Corporation | Memory array employing single three-terminal non-volatile storage elements |
JP2004288282A (ja) * | 2003-03-20 | 2004-10-14 | Fujitsu Ltd | 半導体装置 |
US7291878B2 (en) | 2003-06-03 | 2007-11-06 | Hitachi Global Storage Technologies Netherlands B.V. | Ultra low-cost solid-state memory |
JP4074279B2 (ja) | 2003-09-22 | 2008-04-09 | 株式会社東芝 | 半導体集積回路装置、デジタルカメラ、デジタルビデオカメラ、コンピュータシステム、携帯コンピュータシステム、論理可変lsi装置、icカード、ナビゲーションシステム、ロボット、画像表示装置、光ディスク記憶装置 |
JP2007013011A (ja) * | 2005-07-01 | 2007-01-18 | Seiko Epson Corp | 強誘電体メモリ装置及び表示用駆動ic |
CN101636840B (zh) * | 2006-11-17 | 2011-05-25 | 松下电器产业株式会社 | 非易失性存储元件、非易失性存储器件、非易失性半导体器件以及非易失性存储元件的制造方法 |
KR100881292B1 (ko) | 2007-01-23 | 2009-02-04 | 삼성전자주식회사 | 3차원 적층구조를 가지는 저항성 반도체 메모리 장치 및그의 제어방법 |
US7920404B2 (en) * | 2007-12-31 | 2011-04-05 | Texas Instruments Incorporated | Ferroelectric memory devices with partitioned platelines |
JP2009283681A (ja) | 2008-05-22 | 2009-12-03 | Toshiba Corp | 不揮発性記憶装置及びその製造方法 |
US7848131B2 (en) * | 2008-10-19 | 2010-12-07 | Juhan Kim | High speed ferroelectric random access memory |
US8144506B2 (en) * | 2009-06-23 | 2012-03-27 | Micron Technology, Inc. | Cross-point memory devices, electronic systems including cross-point memory devices and methods of accessing a plurality of memory cells in a cross-point memory array |
US8320181B2 (en) * | 2009-08-25 | 2012-11-27 | Micron Technology, Inc. | 3D memory devices decoding and routing systems and methods |
US20120326113A1 (en) * | 2010-06-10 | 2012-12-27 | Shinichi Yoneda | Non-volatile memory element and non-volatile memory device equipped with same |
KR101710658B1 (ko) * | 2010-06-18 | 2017-02-27 | 삼성전자 주식회사 | 관통 전극을 갖는 3차원 적층 구조의 반도체 장치 및 그 반도체 장치의 시그널링 방법 |
JP2012069199A (ja) * | 2010-09-22 | 2012-04-05 | Toshiba Corp | 半導体記憶装置 |
WO2012121265A1 (en) | 2011-03-10 | 2012-09-13 | Semiconductor Energy Laboratory Co., Ltd. | Memory device and method for manufacturing the same |
US20120307545A1 (en) * | 2011-06-01 | 2012-12-06 | Texas Instruments Incorporated | Interleaved Bit Line Architecture for 2T2C Ferroelectric Memories |
US8964474B2 (en) | 2012-06-15 | 2015-02-24 | Micron Technology, Inc. | Architecture for 3-D NAND memory |
US9281044B2 (en) * | 2013-05-17 | 2016-03-08 | Micron Technology, Inc. | Apparatuses having a ferroelectric field-effect transistor memory array and related method |
US20150063039A1 (en) * | 2013-08-29 | 2015-03-05 | Taiwan Semiconductor Manufacturing Company Ltd. | Redundancy in stacked memory structure |
KR102151176B1 (ko) * | 2014-08-22 | 2020-09-02 | 삼성전자 주식회사 | 크로스 포인트 어레이 구조의 메모리 장치, 메모리 시스템 및 메모리 장치의 동작방법 |
-
2017
- 2017-03-27 US US15/469,865 patent/US10262715B2/en active Active
-
2018
- 2018-03-09 KR KR1020197028505A patent/KR102262372B1/ko active IP Right Grant
- 2018-03-09 WO PCT/US2018/021807 patent/WO2018182951A1/en unknown
- 2018-03-09 KR KR1020217016733A patent/KR102392613B1/ko active IP Right Grant
- 2018-03-09 EP EP18776859.3A patent/EP3602558A4/en active Pending
- 2018-03-09 SG SG10202110256Y patent/SG10202110256YA/en unknown
- 2018-03-09 CN CN201880021868.6A patent/CN110462740B/zh active Active
- 2018-03-09 KR KR1020227013793A patent/KR20220054726A/ko not_active Application Discontinuation
- 2018-03-09 SG SG11201908050T patent/SG11201908050TA/en unknown
- 2018-03-09 JP JP2019552580A patent/JP7222903B2/ja active Active
- 2018-03-20 TW TW107109405A patent/TWI671742B/zh active
- 2018-07-20 US US16/041,455 patent/US10304513B2/en active Active
-
2019
- 2019-04-17 US US16/387,208 patent/US10734057B2/en active Active
-
2020
- 2020-06-23 US US16/909,863 patent/US11227648B2/en active Active
-
2021
- 2021-12-01 JP JP2021195035A patent/JP2022027811A/ja active Pending
Also Published As
Publication number | Publication date |
---|---|
KR102392613B1 (ko) | 2022-04-29 |
TW201903765A (zh) | 2019-01-16 |
KR20210068612A (ko) | 2021-06-09 |
WO2018182951A1 (en) | 2018-10-04 |
CN110462740A (zh) | 2019-11-15 |
TWI671742B (zh) | 2019-09-11 |
EP3602558A1 (en) | 2020-02-05 |
JP2022027811A (ja) | 2022-02-14 |
KR20190114020A (ko) | 2019-10-08 |
CN110462740B (zh) | 2023-07-18 |
US20190244652A1 (en) | 2019-08-08 |
US10304513B2 (en) | 2019-05-28 |
KR20220054726A (ko) | 2022-05-03 |
US10262715B2 (en) | 2019-04-16 |
US20180330771A1 (en) | 2018-11-15 |
SG11201908050TA (en) | 2019-10-30 |
US20180277181A1 (en) | 2018-09-27 |
JP2020517092A (ja) | 2020-06-11 |
KR102262372B1 (ko) | 2021-06-09 |
JP7222903B2 (ja) | 2023-02-15 |
US20200388315A1 (en) | 2020-12-10 |
US11227648B2 (en) | 2022-01-18 |
US10734057B2 (en) | 2020-08-04 |
EP3602558A4 (en) | 2020-12-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
SG10202110256YA (en) | Multiple plate line architecture for multideck memory array | |
EP3635782A4 (en) | STORAGE ARRAYS | |
EP3635783A4 (en) | STORAGE ARRAYS | |
SG11202101944RA (en) | Increasing spatial array resolution | |
HK1243832A1 (zh) | 用於在端到端波束成形中採用接入節點群集的技術 | |
EP3900044A4 (en) | THREE-DIMENSIONAL MEMORY NETWORK | |
GB201616380D0 (en) | Antenna array | |
GB2572911B (en) | Antenna array | |
GB2532315B (en) | Compact antenna array configured for signal isolation between the antenna element ports | |
SG11202008425RA (en) | Self-selecting memory array with horizontal access lines | |
EP3622515A4 (en) | PLATE NODE CONFIGURATIONS AND MEMORY NETWORK OPERATIONS | |
EP3479437C0 (en) | ANTENNA ARRAY | |
EP3155531A4 (en) | Replicating data using remote direct memory access (rdma) | |
EP3607595A4 (en) | THREE-DIMENSIONAL MEMORY ARRAY | |
EP3172765A4 (en) | Through array routing for non-volatile memory | |
EP4000065A4 (en) | PARALLEL ACCESS FOR STORAGE SUBARRAYS | |
EP3676871A4 (en) | THREE-DIMENSIONAL MEMORY ARRAYS | |
EP3685439A4 (en) | THREE-DIMENSIONAL MEMORY MATRICES | |
EP3507808A4 (en) | MEMORY NETWORKS | |
SG11202004211WA (en) | Low profile phased array | |
GB201911358D0 (en) | Array Antenna Device | |
GB2596453B (en) | Memory management system | |
EP3534265A4 (en) | MEMORY ACCESS TECHNIQUE | |
EP3602953A4 (en) | SECURE MEMORY ARRANGEMENTS | |
SG10202003517XA (en) | Memory device |