SE8604262D0 - Databehandlingsanordning bestaende av ett flertal parallellarbetande databehandlingsmoduler, multipel redundant klockanordning med ett antal inbordes sjelvsynkroniserande klockkretsar avsedd att anvendas i en sadan data - Google Patents

Databehandlingsanordning bestaende av ett flertal parallellarbetande databehandlingsmoduler, multipel redundant klockanordning med ett antal inbordes sjelvsynkroniserande klockkretsar avsedd att anvendas i en sadan data

Info

Publication number
SE8604262D0
SE8604262D0 SE8604262A SE8604262A SE8604262D0 SE 8604262 D0 SE8604262 D0 SE 8604262D0 SE 8604262 A SE8604262 A SE 8604262A SE 8604262 A SE8604262 A SE 8604262A SE 8604262 D0 SE8604262 D0 SE 8604262D0
Authority
SE
Sweden
Prior art keywords
data processing
clock
data
processing module
processing device
Prior art date
Application number
SE8604262A
Other languages
English (en)
Other versions
SE8604262L (sv
SE469097B (sv
Inventor
Driel C-J L Van
Original Assignee
Philips Nv
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Philips Nv filed Critical Philips Nv
Publication of SE8604262D0 publication Critical patent/SE8604262D0/sv
Publication of SE8604262L publication Critical patent/SE8604262L/sv
Publication of SE469097B publication Critical patent/SE469097B/sv

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/16Error detection or correction of the data by redundancy in hardware
    • G06F11/1604Error detection or correction of the data by redundancy in hardware where the fault affects the clock signals of a processing unit and the redundancy is at or within the level of clock signal generation hardware
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/04Generating or distributing clock signals or signals derived directly therefrom
    • G06F1/12Synchronisation of different clock signals provided by a plurality of clock generators
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/16Error detection or correction of the data by redundancy in hardware
    • G06F11/18Error detection or correction of the data by redundancy in hardware using passive fault-masking of the redundant circuits
    • G06F11/187Voting techniques
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/07Responding to the occurrence of a fault, e.g. fault tolerance
    • G06F11/16Error detection or correction of the data by redundancy in hardware
    • G06F11/18Error detection or correction of the data by redundancy in hardware using passive fault-masking of the redundant circuits
    • G06F11/183Error detection or correction of the data by redundancy in hardware using passive fault-masking of the redundant circuits by voting, the voting not being performed by the redundant components
    • G06F11/184Error detection or correction of the data by redundancy in hardware using passive fault-masking of the redundant circuits by voting, the voting not being performed by the redundant components where the redundant components implement processing functionality
    • G06F11/185Error detection or correction of the data by redundancy in hardware using passive fault-masking of the redundant circuits by voting, the voting not being performed by the redundant components where the redundant components implement processing functionality and the voting is itself performed redundantly

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Quality & Reliability (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
  • Hardware Redundancy (AREA)
  • Multi Processors (AREA)
SE8604262A 1985-10-10 1986-10-07 Databehandlingsanordning bestaaende av ett flertal parallellarbetande databehandlingsmoduler SE469097B (sv)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
NL8502768A NL8502768A (nl) 1985-10-10 1985-10-10 Dataverwerkingsinrichting, die uit meerdere, parallel-werkende dataverwerkingsmodules bestaat, multipel redundante klokinrichting, bevattende een aantal onderling zelf-synchroniserende klokschakelingen voor gebruik in zo een dataverwerkingsinrichting, en klokschakeling voor gebruik in zo een klokinrichting.

Publications (3)

Publication Number Publication Date
SE8604262D0 true SE8604262D0 (sv) 1986-10-07
SE8604262L SE8604262L (sv) 1987-04-11
SE469097B SE469097B (sv) 1993-05-10

Family

ID=19846697

Family Applications (1)

Application Number Title Priority Date Filing Date
SE8604262A SE469097B (sv) 1985-10-10 1986-10-07 Databehandlingsanordning bestaaende av ett flertal parallellarbetande databehandlingsmoduler

Country Status (7)

Country Link
US (1) US4839855A (sv)
JP (1) JP2505771B2 (sv)
DE (1) DE3632205C2 (sv)
FR (1) FR2591770B1 (sv)
GB (1) GB2181580B (sv)
NL (1) NL8502768A (sv)
SE (1) SE469097B (sv)

Families Citing this family (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5204952A (en) * 1988-07-18 1993-04-20 Northern Telecom Limited Duplex processor arrangement for a switching system
US4984241A (en) * 1989-01-23 1991-01-08 The Boeing Company Tightly synchronized fault tolerant clock
ATE134284T1 (de) * 1989-04-28 1996-02-15 Siemens Ag Taktverteilereinrichtung
US5204944A (en) * 1989-07-28 1993-04-20 The Trustees Of Columbia University In The City Of New York Separable image warping methods and systems using spatial lookup tables
ATE134803T1 (de) * 1989-08-28 1996-03-15 Siemens Ag Betriebs-ersatz-taktversorgung für digitale systeme
US5263163A (en) * 1990-01-19 1993-11-16 Codex Corporation Arbitration among multiple users of a shared resource
FI87867C (sv) * 1991-01-09 1993-02-25 Telenokia Oy Oskillatorenhet med en säkrad frekvensstabilitet
US5379415A (en) * 1992-09-29 1995-01-03 Zitel Corporation Fault tolerant memory system
US5726593A (en) * 1992-10-27 1998-03-10 Nokia Telecommunications Oy Method and circuit for switching between a pair of asynchronous clock signals
US5377206A (en) * 1993-02-03 1994-12-27 Honeywell Inc. Multiple-channel fault-tolerant clock system
US5377205A (en) * 1993-04-15 1994-12-27 The Boeing Company Fault tolerant clock with synchronized reset
US5642069A (en) * 1994-04-26 1997-06-24 Unisys Corporation Clock signal loss detection and recovery apparatus in multiple clock signal system
US5477180A (en) * 1994-10-11 1995-12-19 At&T Global Information Solutions Company Circuit and method for generating a clock signal
US5537583A (en) * 1994-10-11 1996-07-16 The Boeing Company Method and apparatus for a fault tolerant clock with dynamic reconfiguration
US5689643A (en) * 1994-12-09 1997-11-18 O'hanlan; Thomas B. Communication device for transmitting asynchronous formatted data synchronously
US5559459A (en) * 1994-12-29 1996-09-24 Stratus Computer, Inc. Clock signal generation arrangement including digital noise reduction circuit for reducing noise in a digital clocking signal
KR960024899A (ko) * 1994-12-31 1996-07-20 김주용 대표값 선택기와 그 구현 방법
US5568097A (en) * 1995-09-25 1996-10-22 International Business Machines Inc. Ultra high availability clock chip
US5886557A (en) * 1996-06-28 1999-03-23 Emc Corporation Redundant clock signal generating circuitry
US5784386A (en) * 1996-07-03 1998-07-21 General Signal Corporation Fault tolerant synchronous clock distribution
SE9702176L (sv) 1997-06-06 1998-12-07 Ericsson Telefon Ab L M En maskinvarukonstruktion för majoritetsval, samt test och underhåll av majoritetsval
US7350116B1 (en) 1999-06-08 2008-03-25 Cisco Technology, Inc. Clock synchronization and fault protection for a telecommunications device
US6631483B1 (en) * 1999-06-08 2003-10-07 Cisco Technology, Inc. Clock synchronization and fault protection for a telecommunications device
DE19947662A1 (de) * 1999-10-04 2001-04-12 Bayerische Motoren Werke Ag Betriebsverfahren für einen Datenbus
DE10023166A1 (de) * 2000-05-11 2001-11-15 Alcatel Sa Mehrrechner-System
US6718474B1 (en) 2000-09-21 2004-04-06 Stratus Technologies Bermuda Ltd. Methods and apparatus for clock management based on environmental conditions
US6525590B2 (en) * 2001-02-01 2003-02-25 Intersil Americas Inc. Spatially redundant and complementary semiconductor device-based, single event transient-resistant linear amplifier circuit architecture
JP3492655B2 (ja) 2001-08-20 2004-02-03 エヌイーシーシステムテクノロジー株式会社 電子機器
US7288980B2 (en) * 2002-11-05 2007-10-30 Ip-First, Llc Multiple mode clock receiver
US6970045B1 (en) 2003-06-25 2005-11-29 Nel Frequency Controls, Inc. Redundant clock module
US7224178B2 (en) * 2004-12-17 2007-05-29 National Tsing Hua University Circuit re-synthesis and method for delay variation tolerance

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3667057A (en) * 1970-05-22 1972-05-30 Bendix Corp Method and means for providing an output corresponding to the average of acceptable input signals
US3805235A (en) * 1972-12-26 1974-04-16 Collins Radio Co Equalization means for multi-channel redundant control system
US3900741A (en) * 1973-04-26 1975-08-19 Nasa Fault tolerant clock apparatus utilizing a controlled minority of clock elements
US4239982A (en) * 1978-06-14 1980-12-16 The Charles Stark Draper Laboratory, Inc. Fault-tolerant clock system
NL7909178A (nl) * 1979-12-20 1981-07-16 Philips Nv Rekenmachine met verspreide redundantie welke is verdeeld over verschillende isolatiegebieden voor fouten.
US4375683A (en) * 1980-11-12 1983-03-01 August Systems Fault tolerant computational system and voter circuit
NL8203921A (nl) * 1982-10-11 1984-05-01 Philips Nv Multipel redundant kloksysteem, bevattende een aantal onderling synchroniserende klokken, en klokschakeling voor gebruik in zo een kloksysteem.
US4644498A (en) * 1983-04-04 1987-02-17 General Electric Company Fault-tolerant real time clock

Also Published As

Publication number Publication date
GB2181580B (en) 1989-09-13
FR2591770A1 (fr) 1987-06-19
DE3632205A1 (de) 1987-04-16
NL8502768A (nl) 1987-05-04
GB2181580A (en) 1987-04-23
SE8604262L (sv) 1987-04-11
SE469097B (sv) 1993-05-10
FR2591770B1 (fr) 1988-06-10
JP2505771B2 (ja) 1996-06-12
JPS6292062A (ja) 1987-04-27
US4839855A (en) 1989-06-13
GB8623975D0 (en) 1986-11-12
DE3632205C2 (de) 1995-11-16

Similar Documents

Publication Publication Date Title
SE8604262L (sv) Databehandlingsanordning bestaende av ett flertal parallellarbetande databehandlingsmoduler, multipel redundant klockanordning med ett antal inbordes sjelvsynkroniserande klockkretsar avsedd att anvendas i en sadan data
SE7611356L (sv) Dator, serskilt for jernvegsskyddsteknik
KR930017294A (ko) 직렬 입력신호의 동기회로
SE8405090L (sv) Vlsi-krets som er uppdelad i isokrona regioner, sett for maskinell konstruktion av en sadan krets och sett for maskinell testning av en sadan krets
EP0663084A4 (en) FAILURE INSENSITIVE MEMORY SYSTEM.
US5517147A (en) Multiple-phase clock signal generator for integrated circuits, comprising PLL, counter, and logic circuits
DE68925090D1 (de) Speicherschaltung mit verbesserter Redundanzstruktur
EP0287302A3 (en) Cross-coupled checking circuit
DE69223990T2 (de) Auch gegen mehrfachfehler sicherer, fehlertoleranter taktgeber
EP0313229A3 (en) Vsli chip with ring oscillator
US4171517A (en) Apparatus for synchronization control of a plurality of inverters
CA2017707A1 (en) Correlated sliver latch
KR100321732B1 (ko) 디지털 링 동기식 미러 딜레이를 이용한 지연고정루프
US4763297A (en) Monolithic integrated digital circuit including an internal clock generator and circuitry for processing multi-digit signals
EP0461291A1 (en) Clock generation in a multi-chip computersystem
DE3784496D1 (de) Taktgeneratorsystem.
SU1427355A1 (ru) Устройство дл синхронизации вычислительной системы
EP1697821A1 (en) Integrated circuit clock distribution
KR860003527Y1 (ko) 다중 찬넬 시스템의 동기신호 발생회로
JPS5451710A (en) Bit phase synchronizing circuit
JPS6480884A (en) Scan path constituting method
JPS6436218A (en) Frequency division circuit
SU922709A1 (ru) Устройство дл синхронизации вычислительной системы
SU1665373A1 (ru) Ассоциативное суммирующее устройство
SU1676129A1 (ru) Резервированное устройство формировани сетки опорных частот

Legal Events

Date Code Title Description
NAL Patent in force

Ref document number: 8604262-9

Format of ref document f/p: F

NUG Patent has lapsed

Ref document number: 8604262-9

Format of ref document f/p: F