NL8901326A - Gegevensverwerkende apparatuur met selectief vooraf ophalen van instructies. - Google Patents
Gegevensverwerkende apparatuur met selectief vooraf ophalen van instructies. Download PDFInfo
- Publication number
- NL8901326A NL8901326A NL8901326A NL8901326A NL8901326A NL 8901326 A NL8901326 A NL 8901326A NL 8901326 A NL8901326 A NL 8901326A NL 8901326 A NL8901326 A NL 8901326A NL 8901326 A NL8901326 A NL 8901326A
- Authority
- NL
- Netherlands
- Prior art keywords
- address
- signal
- bus
- bit
- cycle
- Prior art date
Links
- 230000006870 function Effects 0.000 claims description 6
- 238000000034 method Methods 0.000 claims description 4
- 230000004044 response Effects 0.000 claims 1
- 239000000872 buffer Substances 0.000 description 27
- 108050001922 30S ribosomal protein S17 Proteins 0.000 description 10
- 238000006243 chemical reaction Methods 0.000 description 10
- 238000010586 diagram Methods 0.000 description 9
- 230000007704 transition Effects 0.000 description 7
- 238000004513 sizing Methods 0.000 description 6
- 230000000694 effects Effects 0.000 description 4
- 230000001360 synchronised effect Effects 0.000 description 4
- XNPBVLLNKJHQAO-UHFFFAOYSA-N 1-(benzylamino)-3-chloropropan-2-ol Chemical compound ClCC(O)CNCC1=CC=CC=C1 XNPBVLLNKJHQAO-UHFFFAOYSA-N 0.000 description 2
- 230000003139 buffering effect Effects 0.000 description 2
- 230000008859 change Effects 0.000 description 2
- 102100029968 Calreticulin Human genes 0.000 description 1
- 101150026467 DMAS1 gene Proteins 0.000 description 1
- 101000793651 Homo sapiens Calreticulin Proteins 0.000 description 1
- 101100387487 Triticum aestivum DMAS1-A gene Proteins 0.000 description 1
- 230000005540 biological transmission Effects 0.000 description 1
- 238000001514 detection method Methods 0.000 description 1
- 230000003993 interaction Effects 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 230000008569 process Effects 0.000 description 1
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline or look ahead
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline or look ahead
- G06F9/3802—Instruction prefetching
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/0802—Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
- G06F12/0888—Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches using selective caching, e.g. bypass
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F5/00—Methods or arrangements for data conversion without changing the order or content of the data handled
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Software Systems (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Memory System Of A Hierarchy Structure (AREA)
- Bus Control (AREA)
- Microcomputers (AREA)
- Debugging And Monitoring (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US07/198,894 US5125084A (en) | 1988-05-26 | 1988-05-26 | Control of pipelined operation in a microcomputer system employing dynamic bus sizing with 80386 processor and 82385 cache controller |
US19889488 | 1988-05-26 |
Publications (1)
Publication Number | Publication Date |
---|---|
NL8901326A true NL8901326A (nl) | 1989-12-18 |
Family
ID=22735315
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
NL8901326A NL8901326A (nl) | 1988-05-26 | 1989-05-26 | Gegevensverwerkende apparatuur met selectief vooraf ophalen van instructies. |
Country Status (25)
Country | Link |
---|---|
US (1) | US5125084A (es) |
EP (1) | EP0343988B1 (es) |
JP (1) | JPH0623960B2 (es) |
KR (1) | KR930002321B1 (es) |
CN (1) | CN1009589B (es) |
AR (1) | AR242671A1 (es) |
AT (1) | ATE112869T1 (es) |
AU (1) | AU615055B2 (es) |
BE (1) | BE1002768A4 (es) |
BR (1) | BR8902393A (es) |
CA (1) | CA1313274C (es) |
DE (2) | DE3914265A1 (es) |
DK (1) | DK169492B1 (es) |
ES (1) | ES2063818T3 (es) |
FI (1) | FI95175C (es) |
FR (1) | FR2632090A1 (es) |
GB (2) | GB8904921D0 (es) |
HK (1) | HK11492A (es) |
IT (1) | IT1230207B (es) |
MX (1) | MX173139B (es) |
MY (1) | MY104738A (es) |
NL (1) | NL8901326A (es) |
NO (1) | NO174788B (es) |
SE (1) | SE8901307L (es) |
SG (1) | SG110691G (es) |
Families Citing this family (35)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2504206B2 (ja) * | 1989-07-27 | 1996-06-05 | 三菱電機株式会社 | バスコントロ―ラ |
CA2023998A1 (en) * | 1989-11-13 | 1991-05-14 | Thomas F. Lewis | Apparatus and method for guaranteeing strobe separation timing |
US5517626A (en) * | 1990-05-07 | 1996-05-14 | S3, Incorporated | Open high speed bus for microcomputer system |
JP3215105B2 (ja) * | 1990-08-24 | 2001-10-02 | 富士通株式会社 | メモリアクセス装置 |
GB9018992D0 (en) * | 1990-08-31 | 1990-10-17 | Ncr Co | Internal bus for work station interfacing means |
US5274763A (en) * | 1990-12-28 | 1993-12-28 | Apple Computer, Inc. | Data path apparatus for IO adapter |
CA2060820C (en) * | 1991-04-11 | 1998-09-15 | Mick R. Jacobs | Direct memory access for data transfer within an i/o device |
GB2256296B (en) * | 1991-05-31 | 1995-01-18 | Integrated Device Tech | Multiplexed status and diagnostic pins in a microprocessor with on-chip caches |
US5228134A (en) * | 1991-06-04 | 1993-07-13 | Intel Corporation | Cache memory integrated circuit for use with a synchronous central processor bus and an asynchronous memory bus |
US5293603A (en) * | 1991-06-04 | 1994-03-08 | Intel Corporation | Cache subsystem for microprocessor based computer system with synchronous and asynchronous data path |
US5630163A (en) * | 1991-08-09 | 1997-05-13 | Vadem Corporation | Computer having a single bus supporting multiple bus architectures operating with different bus parameters |
JP2599539B2 (ja) * | 1991-10-15 | 1997-04-09 | インターナショナル・ビジネス・マシーンズ・コーポレイション | 直接メモリ・アクセス装置及びルック・アヘッド装置 |
JP2836321B2 (ja) * | 1991-11-05 | 1998-12-14 | 三菱電機株式会社 | データ処理装置 |
US5317712A (en) * | 1991-12-19 | 1994-05-31 | Intel Corporation | Method and apparatus for testing and configuring the width of portions of a memory |
JPH07504773A (ja) * | 1992-03-18 | 1995-05-25 | セイコーエプソン株式会社 | マルチ幅のメモリ・サブシステムをサポートするためのシステム並びに方法 |
US5307475A (en) * | 1992-06-29 | 1994-04-26 | The United States Of America As Represented By The Secretary Of The Navy | Slave controller utilizing eight least/most significant bits for accessing sixteen bit data words |
US5313593A (en) * | 1992-09-17 | 1994-05-17 | International Business Machines Corp. | Personal computer system with bus noise rejection |
JPH0827773B2 (ja) * | 1992-10-23 | 1996-03-21 | インターナショナル・ビジネス・マシーンズ・コーポレイション | データ経路を使用可能にする方法、装置およびデータ処理システム |
JP3369227B2 (ja) * | 1992-11-09 | 2003-01-20 | 株式会社東芝 | プロセッサ |
JP3904244B2 (ja) | 1993-09-17 | 2007-04-11 | 株式会社ルネサステクノロジ | シングル・チップ・データ処理装置 |
JPH07210537A (ja) * | 1993-12-10 | 1995-08-11 | Advanced Micro Devicds Inc | コンピュータシステム |
US5835960A (en) * | 1994-01-07 | 1998-11-10 | Cirrus Logic, Inc. | Apparatus and method for interfacing a peripheral device having a ROM BIOS to a PCI bus |
US5548733A (en) * | 1994-03-01 | 1996-08-20 | Intel Corporation | Method and apparatus for dynamically controlling the current maximum depth of a pipe lined computer bus system |
US5784579A (en) * | 1994-03-01 | 1998-07-21 | Intel Corporation | Method and apparatus for dynamically controlling bus access from a bus agent based on bus pipeline depth |
US5842041A (en) * | 1994-05-20 | 1998-11-24 | Advanced Micro Devices, Inc. | Computer system employing a control signal indicative of whether address is within address space of devices on processor local bus |
JP3153078B2 (ja) * | 1994-09-09 | 2001-04-03 | 日本電気株式会社 | データ処理装置 |
JP2630271B2 (ja) * | 1994-09-14 | 1997-07-16 | 日本電気株式会社 | 情報処理装置 |
US5890216A (en) * | 1995-04-21 | 1999-03-30 | International Business Machines Corporation | Apparatus and method for decreasing the access time to non-cacheable address space in a computer system |
US5758188A (en) * | 1995-11-21 | 1998-05-26 | Quantum Corporation | Synchronous DMA burst transfer protocol having the peripheral device toggle the strobe signal such that data is latched using both edges of the strobe signal |
US6504854B1 (en) | 1998-04-10 | 2003-01-07 | International Business Machines Corporation | Multiple frequency communications |
US6725348B1 (en) * | 1999-10-13 | 2004-04-20 | International Business Machines Corporation | Data storage device and method for reducing write misses by completing transfer to a dual-port cache before initiating a disk write of the data from the cache |
JP3857661B2 (ja) * | 2003-03-13 | 2006-12-13 | インターナショナル・ビジネス・マシーンズ・コーポレーション | 情報処理装置、プログラム、及び記録媒体 |
US7366864B2 (en) * | 2004-03-08 | 2008-04-29 | Micron Technology, Inc. | Memory hub architecture having programmable lane widths |
US8825962B1 (en) | 2010-04-20 | 2014-09-02 | Facebook, Inc. | Push-based cache invalidation notification |
CN113514408B (zh) * | 2021-06-28 | 2024-06-11 | 杭州谱育科技发展有限公司 | 具有校正功能的臭氧检测装置及方法 |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4016541A (en) * | 1972-10-10 | 1977-04-05 | Digital Equipment Corporation | Memory unit for connection to central processor unit and interconnecting bus |
US4314334A (en) * | 1977-08-30 | 1982-02-02 | Xerox Corporation | Serial data communication system having simplex/duplex interface |
US4257095A (en) * | 1978-06-30 | 1981-03-17 | Intel Corporation | System bus arbitration, circuitry and methodology |
US4315308A (en) * | 1978-12-21 | 1982-02-09 | Intel Corporation | Interface between a microprocessor chip and peripheral subsystems |
US4480307A (en) * | 1982-01-04 | 1984-10-30 | Intel Corporation | Interface for use between a memory and components of a module switching apparatus |
US4503534A (en) * | 1982-06-30 | 1985-03-05 | Intel Corporation | Apparatus for redundant operation of modules in a multiprocessing system |
US4649476A (en) * | 1983-10-31 | 1987-03-10 | Motorola, Inc. | Microcomputer having an internal address mapper |
JPS6240555A (ja) * | 1985-08-16 | 1987-02-21 | Fujitsu Ltd | プリフエツチ制御方式 |
US4853846A (en) * | 1986-07-29 | 1989-08-01 | Intel Corporation | Bus expander with logic for virtualizing single cache control into dual channels with separate directories and prefetch for different processors |
GB2200483B (en) * | 1987-01-22 | 1991-10-16 | Nat Semiconductor Corp | Memory referencing in a high performance microprocessor |
US4933845A (en) * | 1987-09-04 | 1990-06-12 | Digital Equipment Corporation | Reconfigurable bus |
EP0309995B1 (en) * | 1987-09-28 | 1994-11-30 | Compaq Computer Corporation | System for fast selection of non-cacheable address ranges using programmed array logic |
CA1314104C (en) * | 1987-09-28 | 1993-03-02 | Paul R. Culley | Executing code from slow rom on high speed computer compatible with slower speed computers |
-
1988
- 1988-05-26 US US07/198,894 patent/US5125084A/en not_active Expired - Fee Related
-
1989
- 1989-03-03 GB GB898904921A patent/GB8904921D0/en active Pending
- 1989-04-11 SE SE8901307A patent/SE8901307L/xx not_active Application Discontinuation
- 1989-04-11 FR FR8905078A patent/FR2632090A1/fr active Pending
- 1989-04-14 FI FI891787A patent/FI95175C/fi not_active IP Right Cessation
- 1989-04-18 NO NO891584A patent/NO174788B/no unknown
- 1989-04-19 DK DK189489A patent/DK169492B1/da not_active IP Right Cessation
- 1989-04-20 BE BE8900437A patent/BE1002768A4/fr not_active IP Right Cessation
- 1989-04-25 CN CN89102628A patent/CN1009589B/zh not_active Expired
- 1989-04-26 MY MYPI89000547A patent/MY104738A/en unknown
- 1989-04-26 KR KR1019890005470A patent/KR930002321B1/ko not_active IP Right Cessation
- 1989-04-26 CA CA000597893A patent/CA1313274C/en not_active Expired - Fee Related
- 1989-04-29 DE DE3914265A patent/DE3914265A1/de active Granted
- 1989-05-05 AU AU34099/89A patent/AU615055B2/en not_active Ceased
- 1989-05-12 JP JP1117620A patent/JPH0623960B2/ja not_active Expired - Lifetime
- 1989-05-22 MX MX016142A patent/MX173139B/es unknown
- 1989-05-24 BR BR898902393A patent/BR8902393A/pt not_active Application Discontinuation
- 1989-05-25 AT AT89305306T patent/ATE112869T1/de not_active IP Right Cessation
- 1989-05-25 DE DE68918754T patent/DE68918754T2/de not_active Expired - Fee Related
- 1989-05-25 IT IT8920648A patent/IT1230207B/it active
- 1989-05-25 ES ES89305306T patent/ES2063818T3/es not_active Expired - Lifetime
- 1989-05-25 EP EP89305306A patent/EP0343988B1/en not_active Expired - Lifetime
- 1989-05-25 GB GB8912018A patent/GB2219110B/en not_active Expired - Fee Related
- 1989-05-26 AR AR89314004A patent/AR242671A1/es active
- 1989-05-26 NL NL8901326A patent/NL8901326A/nl not_active Application Discontinuation
-
1991
- 1991-12-31 SG SG1106/91A patent/SG110691G/en unknown
-
1992
- 1992-02-13 HK HK114/92A patent/HK11492A/xx unknown
Also Published As
Similar Documents
Publication | Publication Date | Title |
---|---|---|
NL8901326A (nl) | Gegevensverwerkende apparatuur met selectief vooraf ophalen van instructies. | |
US5375248A (en) | Method for organizing state machine by selectively grouping status signals as inputs and classifying commands to be executed into performance sensitive and nonsensitive categories | |
US3898624A (en) | Data processing system with variable prefetch and replacement algorithms | |
US5459839A (en) | System and method for managing queue read and write pointers | |
US4961162A (en) | Multiprocessing system for performing floating point arithmetic operations | |
US5664117A (en) | Apparatus and method for prefetching data to load buffers in a bridge between two buses in a computer | |
US5564026A (en) | Bus-to-bus pacing logic for improving information transfers in a multi-bus information handling system | |
US4873629A (en) | Instruction processing unit for computer | |
EP0803817B1 (en) | A computer system having cache prefetching capability based on CPU request types | |
US5045998A (en) | Method and apparatus for selectively posting write cycles using the 82385 cache controller | |
US6115791A (en) | Hierarchical cache system flushing scheme based on monitoring and decoding processor bus cycles for flush/clear sequence control | |
US4520441A (en) | Data processing system | |
US5379386A (en) | Micro channel interface controller | |
US6401199B1 (en) | Method and system for copying data from ROM to RAM upon initialization of a computer system | |
US5388223A (en) | 1-bit token ring arbitration architecture | |
JPH09179782A (ja) | キャッシュ不可能な反復オペレーション命令を有する中央処理装置及びコンピュータ・システム | |
KR930001584B1 (ko) | 마이크로 컴퓨터 시스템 | |
JP2695017B2 (ja) | データ転送方式 | |
US5327545A (en) | Data processing apparatus for selectively posting write cycles using the 82385 cache controller | |
US5408622A (en) | Apparatus and method for emulation routine control transfer via host jump instruction creation and insertion | |
JPH06318174A (ja) | キャッシュ・メモリ・システム及び主メモリに記憶されているデータのサブセットをキャッシュする方法 | |
US5418930A (en) | Circuit for interfacing asynchronous to synchronous communications | |
US6330667B1 (en) | System for read only memory shadowing circuit for copying a quantity of rom data to the ram prior to initialization of the computer system | |
WO1999032976A1 (en) | Risc processor with concurrent snooping and instruction execution | |
JP2680828B2 (ja) | ディジタル装置 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A1A | A request for search or an international-type search has been filed | ||
BB | A search report has been drawn up | ||
BV | The patent application has lapsed |