KR960026306A - 반도체 디바이스 웨이퍼 표면의 전체 평탄화 방법 - Google Patents
반도체 디바이스 웨이퍼 표면의 전체 평탄화 방법 Download PDFInfo
- Publication number
- KR960026306A KR960026306A KR1019950054325A KR19950054325A KR960026306A KR 960026306 A KR960026306 A KR 960026306A KR 1019950054325 A KR1019950054325 A KR 1019950054325A KR 19950054325 A KR19950054325 A KR 19950054325A KR 960026306 A KR960026306 A KR 960026306A
- Authority
- KR
- South Korea
- Prior art keywords
- mask layer
- etching
- opening
- layer
- etch mask
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P95/00—Generic processes or apparatus for manufacture or treatments not covered by the other groups of this subclass
- H10P95/06—Planarisation of inorganic insulating materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P95/00—Generic processes or apparatus for manufacture or treatments not covered by the other groups of this subclass
- H10P95/06—Planarisation of inorganic insulating materials
- H10P95/062—Planarisation of inorganic insulating materials involving a dielectric removal step
- H10P95/064—Planarisation of inorganic insulating materials involving a dielectric removal step the removal being chemical etching
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P14/00—Formation of materials, e.g. in the shape of layers or pillars
- H10P14/60—Formation of materials, e.g. in the shape of layers or pillars of insulating materials
- H10P14/69—Inorganic materials
- H10P14/692—Inorganic materials composed of oxides, glassy oxides or oxide-based glasses
- H10P14/6921—Inorganic materials composed of oxides, glassy oxides or oxide-based glasses containing silicon
- H10P14/6922—Inorganic materials composed of oxides, glassy oxides or oxide-based glasses containing silicon the material containing Si, O and at least one of H, N, C, F or other non-metal elements, e.g. SiOC, SiOC:H or SiONC
- H10P14/6923—Inorganic materials composed of oxides, glassy oxides or oxide-based glasses containing silicon the material containing Si, O and at least one of H, N, C, F or other non-metal elements, e.g. SiOC, SiOC:H or SiONC the material being boron or phosphorus doped silicon oxides, e.g. BPSG, BSG or PSG
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P50/00—Etching of wafers, substrates or parts of devices
- H10P50/20—Dry etching; Plasma etching; Reactive-ion etching
- H10P50/28—Dry etching; Plasma etching; Reactive-ion etching of insulating materials
- H10P50/282—Dry etching; Plasma etching; Reactive-ion etching of insulating materials of inorganic materials
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P50/00—Etching of wafers, substrates or parts of devices
- H10P50/73—Etching of wafers, substrates or parts of devices using masks for insulating materials
Landscapes
- Mechanical Treatment Of Semiconductor (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Weting (AREA)
- Formation Of Insulating Films (AREA)
- Local Oxidation Of Silicon (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US08/362,339 | 1994-12-22 | ||
| US08/362,399 US5663107A (en) | 1994-12-22 | 1994-12-22 | Global planarization using self aligned polishing or spacer technique and isotropic etch process |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| KR960026306A true KR960026306A (ko) | 1996-07-22 |
Family
ID=23425974
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| KR1019950054325A Withdrawn KR960026306A (ko) | 1994-12-22 | 1995-12-22 | 반도체 디바이스 웨이퍼 표면의 전체 평탄화 방법 |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US5663107A (enExample) |
| EP (1) | EP0718874A3 (enExample) |
| JP (1) | JPH08236526A (enExample) |
| KR (1) | KR960026306A (enExample) |
| TW (1) | TW288161B (enExample) |
Families Citing this family (26)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5849637A (en) * | 1996-06-10 | 1998-12-15 | Wang; Chin-Kun | Integration of spin-on gap filling dielectric with W-plug without outgassing |
| WO1998007189A1 (en) * | 1996-08-13 | 1998-02-19 | Advanced Micro Devices, Inc. | Semiconductor trench isolation structure having improved upper surface planarity |
| US6395620B1 (en) * | 1996-10-08 | 2002-05-28 | Micron Technology, Inc. | Method for forming a planar surface over low density field areas on a semiconductor wafer |
| US5928960A (en) * | 1996-10-24 | 1999-07-27 | International Business Machines Corporation | Process for reducing pattern factor effects in CMP planarization |
| US5721172A (en) * | 1996-12-02 | 1998-02-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Self-aligned polish stop layer hard masking method for forming planarized aperture fill layers |
| US6103592A (en) * | 1997-05-01 | 2000-08-15 | International Business Machines Corp. | Manufacturing self-aligned polysilicon fet devices isolated with maskless shallow trench isolation and gate conductor fill technology with active devices and dummy doped regions formed in mesas |
| US6114219A (en) * | 1997-09-15 | 2000-09-05 | Advanced Micro Devices, Inc. | Method of manufacturing an isolation region in a semiconductor device using a flowable oxide-generating material |
| WO1999046081A1 (en) * | 1998-03-11 | 1999-09-16 | Strasbaugh | Multi-step chemical mechanical polishing process and device |
| TW417236B (en) * | 1998-09-01 | 2001-01-01 | Mosel Vitelic Inc | A global planarization process |
| US6284560B1 (en) * | 1998-12-18 | 2001-09-04 | Eastman Kodak Company | Method for producing co-planar surface structures |
| US6242352B1 (en) * | 1999-02-08 | 2001-06-05 | United Microelectronics Corp. | Method of preventing micro-scratches on the surface of a semiconductor wafer when performing a CMP process |
| JP3443358B2 (ja) * | 1999-03-24 | 2003-09-02 | シャープ株式会社 | 半導体装置の製造方法 |
| US6180489B1 (en) | 1999-04-12 | 2001-01-30 | Vanguard International Semiconductor Corporation | Formation of finely controlled shallow trench isolation for ULSI process |
| US6197660B1 (en) | 1999-04-29 | 2001-03-06 | Taiwan Semiconductor Manufacturing Company | Integration of CMP and wet or dry etching for STI |
| JP3099002B1 (ja) * | 1999-06-25 | 2000-10-16 | 茂徳科技股▲ふん▼有限公司 | 2段階化学機械研磨方法 |
| US6448629B2 (en) | 1999-07-29 | 2002-09-10 | International Business Machines Corporation | Semiconductor device and method of making same |
| US6271138B1 (en) * | 1999-09-27 | 2001-08-07 | Taiwan Semiconductor Manufacturing Company | Chemical mechanical polish (CMP) planarizing method with enhanced chemical mechanical polish (CMP) planarized layer planarity |
| KR100363093B1 (ko) * | 2000-07-28 | 2002-12-05 | 삼성전자 주식회사 | 반도체 소자의 층간 절연막 평탄화 방법 |
| US6576507B1 (en) | 2000-11-14 | 2003-06-10 | International Business Machines Corporation | Selectively removable filler layer for BiCMOS process |
| US6350692B1 (en) | 2000-12-14 | 2002-02-26 | Infineon Technologies Ag | Increased polish removal rate of dielectric layers using fixed abrasive pads |
| US6884729B2 (en) * | 2002-02-11 | 2005-04-26 | Cabot Microelectronics Corporation | Global planarization method |
| DE102006030265B4 (de) * | 2006-06-30 | 2014-01-30 | Globalfoundries Inc. | Verfahren zum Verbessern der Planarität einer Oberflächentopographie in einer Mikrostruktur |
| US8673788B2 (en) * | 2010-07-28 | 2014-03-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming a layer on a semiconductor substrate having a plurality of trenches |
| US20140097539A1 (en) * | 2012-10-08 | 2014-04-10 | Stmicroelectronics, Inc. | Technique for uniform cmp |
| CN103854966B (zh) * | 2012-11-30 | 2016-08-24 | 中国科学院微电子研究所 | 平坦化处理方法 |
| US20150179469A1 (en) * | 2013-12-20 | 2015-06-25 | Sridhar Govindaraju | Method and system to control polish rate variation introduced by device density differences |
Family Cites Families (31)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5914889B2 (ja) * | 1979-08-17 | 1984-04-06 | 松下電器産業株式会社 | 半導体装置の製造方法 |
| US4671970A (en) * | 1986-02-05 | 1987-06-09 | Ncr Corporation | Trench filling and planarization process |
| US4836885A (en) * | 1988-05-03 | 1989-06-06 | International Business Machines Corporation | Planarization process for wide trench isolation |
| US4954459A (en) * | 1988-05-12 | 1990-09-04 | Advanced Micro Devices, Inc. | Method of planarization of topologies in integrated circuit structures |
| US4962064A (en) * | 1988-05-12 | 1990-10-09 | Advanced Micro Devices, Inc. | Method of planarization of topologies in integrated circuit structures |
| JPH0297951A (ja) * | 1988-10-04 | 1990-04-10 | Mitsubishi Electric Corp | 微細パターン形成方法 |
| US4965221A (en) * | 1989-03-15 | 1990-10-23 | Micron Technology, Inc. | Spacer isolation method for minimizing parasitic sidewall capacitance and creating fully recessed field oxide regions |
| DE58908781D1 (de) * | 1989-09-08 | 1995-01-26 | Siemens Ag | Verfahren zur globalen Planarisierung von Oberflächen für integrierte Halbleiterschaltungen. |
| US5173439A (en) * | 1989-10-25 | 1992-12-22 | International Business Machines Corporation | Forming wide dielectric-filled isolation trenches in semi-conductors |
| US5077234A (en) * | 1990-06-29 | 1991-12-31 | Digital Equipment Corporation | Planarization process utilizing three resist layers |
| US5055158A (en) * | 1990-09-25 | 1991-10-08 | International Business Machines Corporation | Planarization of Josephson integrated circuit |
| JPH04186657A (ja) * | 1990-11-16 | 1992-07-03 | Sharp Corp | コンタクト配線の作製方法 |
| US5139967A (en) * | 1991-02-20 | 1992-08-18 | Micron Technology, Inc. | Process for planarizing insulating dielectric material |
| US5084407A (en) * | 1991-06-03 | 1992-01-28 | Motorola, Inc. | Method for planarizing isolated regions |
| US5225358A (en) * | 1991-06-06 | 1993-07-06 | Lsi Logic Corporation | Method of forming late isolation with polishing |
| US5175122A (en) * | 1991-06-28 | 1992-12-29 | Digital Equipment Corporation | Planarization process for trench isolation in integrated circuit manufacture |
| US5169491A (en) * | 1991-07-29 | 1992-12-08 | Micron Technology, Inc. | Method of etching SiO2 dielectric layers using chemical mechanical polishing techniques |
| US5223734A (en) * | 1991-12-18 | 1993-06-29 | Micron Technology, Inc. | Semiconductor gettering process using backside chemical mechanical planarization (CMP) and dopant diffusion |
| US5229331A (en) * | 1992-02-14 | 1993-07-20 | Micron Technology, Inc. | Method to form self-aligned gate structures around cold cathode emitter tips using chemical mechanical polishing technology |
| US5270241A (en) * | 1992-03-13 | 1993-12-14 | Micron Technology, Inc. | Optimized container stacked capacitor DRAM cell utilizing sacrificial oxide deposition and chemical mechanical polishing |
| US5162248A (en) * | 1992-03-13 | 1992-11-10 | Micron Technology, Inc. | Optimized container stacked capacitor DRAM cell utilizing sacrificial oxide deposition and chemical mechanical polishing |
| US5314843A (en) * | 1992-03-27 | 1994-05-24 | Micron Technology, Inc. | Integrated circuit polishing method |
| US5302551A (en) * | 1992-05-11 | 1994-04-12 | National Semiconductor Corporation | Method for planarizing the surface of an integrated circuit over a metal interconnect layer |
| US5312512A (en) * | 1992-10-23 | 1994-05-17 | Ncr Corporation | Global planarization using SOG and CMP |
| US5272117A (en) * | 1992-12-07 | 1993-12-21 | Motorola, Inc. | Method for planarizing a layer of material |
| US5302233A (en) * | 1993-03-19 | 1994-04-12 | Micron Semiconductor, Inc. | Method for shaping features of a semiconductor structure using chemical mechanical planarization (CMP) |
| US5532191A (en) * | 1993-03-26 | 1996-07-02 | Kawasaki Steel Corporation | Method of chemical mechanical polishing planarization of an insulating film using an etching stop |
| JPH06318583A (ja) * | 1993-04-30 | 1994-11-15 | Oki Electric Ind Co Ltd | ウエハ表面の平坦化方法及びその方法に用いる化学的機械研磨装置 |
| EP0637062B1 (de) * | 1993-07-27 | 1997-06-04 | Siemens Aktiengesellschaft | Verfahren zur Herstellung eines Halbleiterschichtaufbaus mit planarisierter Oberfläche und dessen Verwendung bei der Herstellung eines Bipolartransistors sowie eines DRAM |
| US5294562A (en) * | 1993-09-27 | 1994-03-15 | United Microelectronics Corporation | Trench isolation with global planarization using flood exposure |
| US5395801A (en) * | 1993-09-29 | 1995-03-07 | Micron Semiconductor, Inc. | Chemical-mechanical polishing processes of planarizing insulating layers |
-
1994
- 1994-12-22 US US08/362,399 patent/US5663107A/en not_active Expired - Lifetime
-
1995
- 1995-12-19 EP EP95120079A patent/EP0718874A3/en not_active Withdrawn
- 1995-12-22 KR KR1019950054325A patent/KR960026306A/ko not_active Withdrawn
- 1995-12-22 TW TW084113749A patent/TW288161B/zh not_active IP Right Cessation
- 1995-12-22 JP JP7335342A patent/JPH08236526A/ja active Pending
Also Published As
| Publication number | Publication date |
|---|---|
| TW288161B (enExample) | 1996-10-11 |
| JPH08236526A (ja) | 1996-09-13 |
| EP0718874A2 (en) | 1996-06-26 |
| EP0718874A3 (en) | 1997-02-05 |
| US5663107A (en) | 1997-09-02 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| KR960026306A (ko) | 반도체 디바이스 웨이퍼 표면의 전체 평탄화 방법 | |
| US6395620B1 (en) | Method for forming a planar surface over low density field areas on a semiconductor wafer | |
| US5658830A (en) | Method for fabricating interconnecting lines and contacts using conformal deposition | |
| KR970023999A (ko) | 반도체 장치 제조 방법(A Method of Manufacturing Semiconductor Devices) | |
| US6303458B1 (en) | Alignment mark scheme for Sti process to save one mask step | |
| US6534370B2 (en) | Method for fabricating a semiconductor device having an elevated source/drain scheme | |
| KR100414731B1 (ko) | 반도체소자의 콘택플러그 형성방법 | |
| US6063708A (en) | Method for forming isolation layer in semiconductor device | |
| KR100338937B1 (ko) | 반도체 장치의 분리구조 제조방법 | |
| KR100390838B1 (ko) | 반도체 소자의 랜딩 플러그 콘택 형성방법 | |
| KR100259083B1 (ko) | 반도체소자 및 이의 제조방법 | |
| KR930011166A (ko) | 폴리쉬공정을 구비한 트렌치아이솔레이션의 형성방법 및 반도체장치의 제조방법 | |
| JP4038908B2 (ja) | 半導体装置の製造方法 | |
| KR100338948B1 (ko) | 반도체 장치의 분리구조 형성방법 | |
| KR100258369B1 (ko) | 반도체 소자의 콘택 형성방법 | |
| KR960036043A (ko) | 다층 게이트 전극을 갖는 모스 트랜지스터 제조방법 | |
| US6197676B1 (en) | Method of forming metal lines | |
| KR100588645B1 (ko) | 반도체 장치의 소자 분리막 제조 방법 | |
| KR100236914B1 (ko) | 반도체장치 및 그의 제조방법 | |
| KR100275940B1 (ko) | 반도체장치의층간절연층형성방법 | |
| KR20020050480A (ko) | 반도체소자의 평탄화 방법 | |
| JPH11145140A (ja) | 半導体装置の製造方法 | |
| KR20000014372A (ko) | 반도체 소자 분리를 위한 얕은 트렌치 제조 방법 | |
| KR20010027381A (ko) | 다마신 공정을 이용한 반도체 소자의 도전막 형성 방법 및 그 구조 | |
| KR20010084524A (ko) | 반도체소자의 격리영역 형성방법 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PA0109 | Patent application |
St.27 status event code: A-0-1-A10-A12-nap-PA0109 |
|
| R17-X000 | Change to representative recorded |
St.27 status event code: A-3-3-R10-R17-oth-X000 |
|
| P11-X000 | Amendment of application requested |
St.27 status event code: A-2-2-P10-P11-nap-X000 |
|
| P13-X000 | Application amended |
St.27 status event code: A-2-2-P10-P13-nap-X000 |
|
| PG1501 | Laying open of application |
St.27 status event code: A-1-1-Q10-Q12-nap-PG1501 |
|
| PN2301 | Change of applicant |
St.27 status event code: A-3-3-R10-R13-asn-PN2301 St.27 status event code: A-3-3-R10-R11-asn-PN2301 |
|
| PC1203 | Withdrawal of no request for examination |
St.27 status event code: N-1-6-B10-B12-nap-PC1203 |
|
| WITN | Application deemed withdrawn, e.g. because no request for examination was filed or no examination fee was paid | ||
| R18-X000 | Changes to party contact information recorded |
St.27 status event code: A-3-3-R10-R18-oth-X000 |
|
| R18-X000 | Changes to party contact information recorded |
St.27 status event code: A-3-3-R10-R18-oth-X000 |
|
| P22-X000 | Classification modified |
St.27 status event code: A-2-2-P10-P22-nap-X000 |
|
| P22-X000 | Classification modified |
St.27 status event code: A-2-2-P10-P22-nap-X000 |