KR860700167A - 동적 버스를 갖는 데이터 처리기 - Google Patents

동적 버스를 갖는 데이터 처리기

Info

Publication number
KR860700167A
KR860700167A KR1019860700110A KR860700110A KR860700167A KR 860700167 A KR860700167 A KR 860700167A KR 1019860700110 A KR1019860700110 A KR 1019860700110A KR 860700110 A KR860700110 A KR 860700110A KR 860700167 A KR860700167 A KR 860700167A
Authority
KR
South Korea
Prior art keywords
data handler
dynamic bus
bus
dynamic
handler
Prior art date
Application number
KR1019860700110A
Other languages
English (en)
Other versions
KR900007564B1 (ko
Inventor
에스. 머더솔 데이비드
엠. 크루델 레스터
엘. 티트젠 제임스
알. 톰프슨 로버트
Original Assignee
모토로라 인코포레이티드
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 모토로라 인코포레이티드 filed Critical 모토로라 인코포레이티드
Publication of KR860700167A publication Critical patent/KR860700167A/ko
Application granted granted Critical
Publication of KR900007564B1 publication Critical patent/KR900007564B1/ko

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/382Information transfer, e.g. on bus using universal interface adapter
    • G06F13/387Information transfer, e.g. on bus using universal interface adapter for adaptation of different data processing systems to different peripheral devices, e.g. protocol converters for incompatible systems, open system
    • CCHEMISTRY; METALLURGY
    • C07ORGANIC CHEMISTRY
    • C07DHETEROCYCLIC COMPOUNDS
    • C07D231/00Heterocyclic compounds containing 1,2-diazole or hydrogenated 1,2-diazole rings
    • C07D231/02Heterocyclic compounds containing 1,2-diazole or hydrogenated 1,2-diazole rings not condensed with other rings
    • C07D231/10Heterocyclic compounds containing 1,2-diazole or hydrogenated 1,2-diazole rings not condensed with other rings having two or three double bonds between ring members or between ring members and non-ring members
    • C07D231/12Heterocyclic compounds containing 1,2-diazole or hydrogenated 1,2-diazole rings not condensed with other rings having two or three double bonds between ring members or between ring members and non-ring members with only hydrogen atoms, hydrocarbon or substituted hydrocarbon radicals, directly attached to ring carbon atoms
    • CCHEMISTRY; METALLURGY
    • C07ORGANIC CHEMISTRY
    • C07DHETEROCYCLIC COMPOUNDS
    • C07D405/00Heterocyclic compounds containing both one or more hetero rings having oxygen atoms as the only ring hetero atoms, and one or more rings having nitrogen as the only ring hetero atom
    • C07D405/02Heterocyclic compounds containing both one or more hetero rings having oxygen atoms as the only ring hetero atoms, and one or more rings having nitrogen as the only ring hetero atom containing two hetero rings
    • C07D405/06Heterocyclic compounds containing both one or more hetero rings having oxygen atoms as the only ring hetero atoms, and one or more rings having nitrogen as the only ring hetero atom containing two hetero rings linked by a carbon chain containing only aliphatic carbon atoms
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/40Bus structure
    • G06F13/4004Coupling between buses
    • G06F13/4009Coupling between buses with data restructuring
    • G06F13/4018Coupling between buses with data restructuring with data-width conversion

Landscapes

  • Engineering & Computer Science (AREA)
  • Chemical & Material Sciences (AREA)
  • Organic Chemistry (AREA)
  • Theoretical Computer Science (AREA)
  • General Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Bus Control (AREA)
  • Memory System (AREA)
  • Microcomputers (AREA)
KR1019860700110A 1984-06-26 1984-04-12 동적 버스를 갖는 데이터 처리기 KR900007564B1 (ko)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US06/624,660 US4633437A (en) 1984-06-26 1984-06-26 Data processor having dynamic bus sizing
PCT/US1985/000656 WO1986000436A1 (en) 1984-06-26 1985-04-12 Data processor having dynamic bus sizing
US624660 2000-07-25

Publications (2)

Publication Number Publication Date
KR860700167A true KR860700167A (ko) 1986-03-31
KR900007564B1 KR900007564B1 (ko) 1990-10-15

Family

ID=24502835

Family Applications (1)

Application Number Title Priority Date Filing Date
KR1019860700110A KR900007564B1 (ko) 1984-06-26 1984-04-12 동적 버스를 갖는 데이터 처리기

Country Status (10)

Country Link
US (1) US4633437A (ko)
EP (1) EP0185676B1 (ko)
JP (3) JPS61502565A (ko)
KR (1) KR900007564B1 (ko)
CA (1) CA1233264A (ko)
DE (1) DE3584150D1 (ko)
HK (1) HK21494A (ko)
IE (1) IE57595B1 (ko)
SG (1) SG119893G (ko)
WO (1) WO1986000436A1 (ko)

Families Citing this family (55)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR900007564B1 (ko) * 1984-06-26 1990-10-15 모토로라 인코포레이티드 동적 버스를 갖는 데이터 처리기
JPS6226561A (ja) * 1985-07-26 1987-02-04 Toshiba Corp パ−ソナルコンピユ−タ
US4799187A (en) * 1987-07-30 1989-01-17 Wang Laboratories, Inc. Memory address generator with device address type specifier
US4910656A (en) * 1987-09-21 1990-03-20 Motorola, Inc. Bus master having selective burst initiation
US4914573A (en) * 1987-10-05 1990-04-03 Motorola, Inc. Bus master which selectively attempts to fill complete entries in a cache line
US4954983A (en) * 1987-10-13 1990-09-04 Tektronix, Inc. Data driver for multiple mode buffered processor-peripheral data transfer with selective return of data to processor
GB2211326B (en) * 1987-10-16 1991-12-11 Hitachi Ltd Address bus control apparatus
JP2527458B2 (ja) * 1988-03-04 1996-08-21 富士通株式会社 デ―タ転送制御装置
US5073969A (en) * 1988-08-01 1991-12-17 Intel Corporation Microprocessor bus interface unit which changes scheduled data transfer indications upon sensing change in enable signals before receiving ready signal
GB2228348A (en) * 1989-01-13 1990-08-22 Texas Instruments Ltd Memory interface integrated circuit
US5168562A (en) * 1989-02-21 1992-12-01 Compaq Computer Corporation Method and apparatus for determining the allowable data path width of a device in a computer system to avoid interference with other devices
US5187783A (en) * 1989-03-15 1993-02-16 Micral, Inc. Controller for direct memory access
US5119498A (en) * 1989-06-12 1992-06-02 International Business Machines Corporation Feature board with automatic adjustment to one of two bus widths based on sensing power level at one connection contact
JP2504206B2 (ja) * 1989-07-27 1996-06-05 三菱電機株式会社 バスコントロ―ラ
JPH0398145A (ja) * 1989-09-11 1991-04-23 Hitachi Ltd マイクロプロセッサ
US5220651A (en) * 1989-10-11 1993-06-15 Micral, Inc. Cpu-bus controller for accomplishing transfer operations between a controller and devices coupled to an input/output bus
US5329621A (en) * 1989-10-23 1994-07-12 Motorola, Inc. Microprocessor which optimizes bus utilization based upon bus speed
DE69034165T2 (de) * 1990-07-20 2005-09-22 Infineon Technologies Ag Mikroprozessor mit einer Vielzahl von Buskonfigurationen
US5781746A (en) * 1990-07-20 1998-07-14 Siemens Aktiengesellschaft Microprocessor with multiple bus configurations
KR0181471B1 (ko) * 1990-07-27 1999-05-15 윌리암 피.브레이든 컴퓨터 데이타 경로배정 시스템
US5493723A (en) * 1990-11-06 1996-02-20 National Semiconductor Corporation Processor with in-system emulation circuitry which uses the same group of terminals to output program counter bits
US5097930A (en) * 1990-12-24 1992-03-24 Eaton Corporation Pre-energizer for a synchronizer
US5537624A (en) * 1991-02-12 1996-07-16 The United States Of America As Represented By The Secretary Of The Navy Data repacking circuit having toggle buffer for transferring digital data from P1Q1 bus width to P2Q2 bus width
JP2718292B2 (ja) * 1991-07-24 1998-02-25 日本電気株式会社 マイクロプロセッサ
ATE185631T1 (de) * 1991-08-16 1999-10-15 Cypress Semiconductor Corp Dynamisches hochleistungsspeichersystem
JP2599539B2 (ja) * 1991-10-15 1997-04-09 インターナショナル・ビジネス・マシーンズ・コーポレイション 直接メモリ・アクセス装置及びルック・アヘッド装置
JP2836321B2 (ja) * 1991-11-05 1998-12-14 三菱電機株式会社 データ処理装置
JPH07504773A (ja) * 1992-03-18 1995-05-25 セイコーエプソン株式会社 マルチ幅のメモリ・サブシステムをサポートするためのシステム並びに方法
US5251048A (en) * 1992-05-18 1993-10-05 Kent State University Method and apparatus for electronic switching of a reflective color display
JPH0827773B2 (ja) * 1992-10-23 1996-03-21 インターナショナル・ビジネス・マシーンズ・コーポレイション データ経路を使用可能にする方法、装置およびデータ処理システム
JP3369227B2 (ja) * 1992-11-09 2003-01-20 株式会社東芝 プロセッサ
US5423009A (en) * 1993-02-18 1995-06-06 Sierra Semiconductor Corporation Dynamic sizing bus controller that allows unrestricted byte enable patterns
US5446845A (en) * 1993-09-20 1995-08-29 International Business Machines Corporation Steering logic to directly connect devices having different data word widths
US5835960A (en) * 1994-01-07 1998-11-10 Cirrus Logic, Inc. Apparatus and method for interfacing a peripheral device having a ROM BIOS to a PCI bus
US5758107A (en) * 1994-02-14 1998-05-26 Motorola Inc. System for offloading external bus by coupling peripheral device to data processor through interface logic that emulate the characteristics of the external bus
US6185629B1 (en) * 1994-03-08 2001-02-06 Texas Instruments Incorporated Data transfer controller employing differing memory interface protocols dependent upon external input at predetermined time
US5649125A (en) * 1995-10-30 1997-07-15 Motorola, Inc. Method and apparatus for address extension across a multiplexed communication bus
US5689659A (en) * 1995-10-30 1997-11-18 Motorola, Inc. Method and apparatus for bursting operand transfers during dynamic bus sizing
US5835970A (en) * 1995-12-21 1998-11-10 Cypress Semiconductor Corp. Burst address generator having two modes of operation employing a linear/nonlinear counter using decoded addresses
US5812798A (en) * 1996-01-26 1998-09-22 Motorola, Inc. Data processing system for accessing an external device and method therefore
US5911053A (en) * 1996-09-30 1999-06-08 Intel Corporation Method and apparatus for changing data transfer widths in a computer system
US5919254A (en) * 1997-06-25 1999-07-06 Intel Corporation Method and apparatus for switching between source-synchronous and common clock data transfer modes in a multiple processing system
JPH11149444A (ja) * 1997-11-19 1999-06-02 Nec Corp データ転送制御装置及びデータ転送制御システム並びにデータ転送制御方法
US6138204A (en) * 1997-12-17 2000-10-24 Motorola, Inc. Multi bus access memory
US6611891B1 (en) * 1998-11-23 2003-08-26 Advanced Micro Devices, Inc. Computer resource configuration mechanism across a multi-pipe communication link
US7782844B1 (en) * 1999-01-05 2010-08-24 GlobalFoundries, Inc. Method and apparatus for pattern matching on single and multiple pattern structures
US6751724B1 (en) 2000-04-19 2004-06-15 Motorola, Inc. Method and apparatus for instruction fetching
US7174467B1 (en) 2001-07-18 2007-02-06 Advanced Micro Devices, Inc. Message based power management in a multi-processor system
US7051218B1 (en) * 2001-07-18 2006-05-23 Advanced Micro Devices, Inc. Message based power management
US7000045B2 (en) * 2002-08-28 2006-02-14 Lsi Logic Corporation Byte-enabled transfer for a data bus having fixed-byte data transfer
US7836252B2 (en) * 2002-08-29 2010-11-16 Micron Technology, Inc. System and method for optimizing interconnections of memory devices in a multichip module
US7366864B2 (en) 2004-03-08 2008-04-29 Micron Technology, Inc. Memory hub architecture having programmable lane widths
US7590797B2 (en) 2004-04-08 2009-09-15 Micron Technology, Inc. System and method for optimizing interconnections of components in a multichip memory module
US7579683B1 (en) 2004-06-29 2009-08-25 National Semiconductor Corporation Memory interface optimized for stacked configurations
US7392331B2 (en) 2004-08-31 2008-06-24 Micron Technology, Inc. System and method for transmitting data packets in a computer system having a memory hub architecture

Family Cites Families (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4181974A (en) * 1978-01-05 1980-01-01 Honeywell Information Systems, Inc. System providing multiple outstanding information requests
JPS581451B2 (ja) * 1978-04-28 1983-01-11 株式会社東芝 デ−タ転送方式
US4309754A (en) * 1979-07-30 1982-01-05 International Business Machines Corp. Data interface mechanism for interfacing bit-parallel data buses of different bit width
US4371928A (en) * 1980-04-15 1983-02-01 Honeywell Information Systems Inc. Interface for controlling information transfers between main data processing systems units and a central subsystem
JPS5798030A (en) * 1980-12-12 1982-06-18 Oki Electric Ind Co Ltd Data processing system
US4453211A (en) * 1981-04-28 1984-06-05 Formation, Inc. System bus for an emulated multichannel system
JPS5856164A (ja) * 1981-09-30 1983-04-02 Toshiba Corp デ−タ処理装置
US4503495A (en) * 1982-01-15 1985-03-05 Honeywell Information Systems Inc. Data processing system common bus utilization detection logic
JPS5955525A (ja) * 1982-09-25 1984-03-30 Toshiba Corp マイクロプロセツサ
JPS5991560A (ja) * 1982-11-18 1984-05-26 Toshiba Corp マイクロプロセツサ
KR900007564B1 (ko) * 1984-06-26 1990-10-15 모토로라 인코포레이티드 동적 버스를 갖는 데이터 처리기
JPH079629A (ja) * 1993-06-28 1995-01-13 Sekisui Chem Co Ltd 積層複合体及びその製造方法

Also Published As

Publication number Publication date
WO1986000436A1 (en) 1986-01-16
IE57595B1 (en) 1993-01-13
CA1233264A (en) 1988-02-23
HK21494A (en) 1994-03-18
US4633437A (en) 1986-12-30
JPH0556551B2 (ko) 1993-08-19
JPH079629B2 (ja) 1995-02-01
EP0185676B1 (en) 1991-09-18
JPH06175918A (ja) 1994-06-24
JP2586833B2 (ja) 1997-03-05
JPH07200393A (ja) 1995-08-04
KR900007564B1 (ko) 1990-10-15
EP0185676A1 (en) 1986-07-02
SG119893G (en) 1994-01-21
DE3584150D1 (de) 1991-10-24
EP0185676A4 (en) 1986-11-10
JPS61502565A (ja) 1986-11-06
IE851575L (en) 1985-12-26

Similar Documents

Publication Publication Date Title
KR860700167A (ko) 동적 버스를 갖는 데이터 처리기
DK279285A (da) Elastisk bussystem
KR850006738A (ko) 데이타 처리 시스템
BR8206883A (pt) Manipulador
DK10385D0 (da) Fastholdelsesindretning
FI854146L (fi) Tietojenkäsittely-yksikkö
DK315385D0 (da) Direkte fingeraflaesning
NO854708L (no) Dobbelt buss-system
DE3583283D1 (de) Speicherbusarchitektur.
NO173305C (no) Datasystem
TR23772A (tr) Bitki bueyuemesini duezenleyici bilesim
TR23286A (tr) Bitki bueyuemesini duezenleyici bilesim
IT1183597B (it) Autobus
SE8404415D0 (sv) Klimatskerm - hus - for datorer
KR870008825U (ko) 컴퓨터의 데이터 보존 회로
FR2566185B1 (fr) Structure logique complementaire
KR860000654U (ko) 버스용 광고지 꽂이
BR6402024U (pt) Caderno
KR860008445U (ko) 한글 데이타 변환장치
ES283748Y (es) Ordenador electronico
BR6400121U (pt) Painel dinamico
KR860001973U (ko) 정류장 안내 표시 장치
BR6400332U (pt) Disposicao aplicada em rodo
PT7432U (pt) Paliteiro com auto-elevacao do palito
BR8506256A (pt) Barramento

Legal Events

Date Code Title Description
A201 Request for examination
E902 Notification of reason for refusal
G160 Decision to publish patent application
E701 Decision to grant or registration of patent right
GRNT Written decision to grant
FPAY Annual fee payment

Payment date: 20041007

Year of fee payment: 15

EXPY Expiration of term