JPS64825B2 - - Google Patents
Info
- Publication number
- JPS64825B2 JPS64825B2 JP53160273A JP16027378A JPS64825B2 JP S64825 B2 JPS64825 B2 JP S64825B2 JP 53160273 A JP53160273 A JP 53160273A JP 16027378 A JP16027378 A JP 16027378A JP S64825 B2 JPS64825 B2 JP S64825B2
- Authority
- JP
- Japan
- Prior art keywords
- region
- emitter
- base
- regions
- island
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/60—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers characterised by the integration of at least one component covered by groups H10D10/00 or H10D18/00, e.g. integration of BJTs
- H10D84/611—Combinations of BJTs and one or more of diodes, resistors or capacitors
- H10D84/613—Combinations of vertical BJTs and one or more of diodes, resistors or capacitors
- H10D84/615—Combinations of vertical BJTs and one or more of resistors or capacitors
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/41—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
- G11C11/411—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger using bipolar transistors only
- G11C11/4116—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger using bipolar transistors only with at least one cell access via separately connected emittors of said transistors or via multiple emittors, e.g. T2L, ECL
-
- H10W10/012—
-
- H10W10/13—
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Bipolar Transistors (AREA)
- Bipolar Integrated Circuits (AREA)
- Semiconductor Memories (AREA)
- Semiconductor Integrated Circuits (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| FR7739795A FR2413782A1 (fr) | 1977-12-30 | 1977-12-30 | Element de circuit integre destine aux memoires bipolaires a isolement lateral par oxyde |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS5497377A JPS5497377A (en) | 1979-08-01 |
| JPS64825B2 true JPS64825B2 (enExample) | 1989-01-09 |
Family
ID=9199555
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP16027378A Granted JPS5497377A (en) | 1977-12-30 | 1978-12-27 | Semiconductor |
Country Status (9)
| Country | Link |
|---|---|
| US (1) | US4255674A (enExample) |
| JP (1) | JPS5497377A (enExample) |
| AU (1) | AU4295378A (enExample) |
| CA (1) | CA1132259A (enExample) |
| DE (1) | DE2854994C2 (enExample) |
| FR (1) | FR2413782A1 (enExample) |
| GB (1) | GB2011714B (enExample) |
| IT (1) | IT1100867B (enExample) |
| NL (1) | NL184083C (enExample) |
Families Citing this family (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| NL186934C (nl) * | 1979-09-11 | 1991-04-02 | Philips Nv | Statische bipolaire geheugencel. |
| EP0047488B1 (de) * | 1980-09-06 | 1985-08-21 | UTP Schweissmaterial GmbH & Co. KG | Rückzündsicheres Auftragsgerät |
| DE3035462A1 (de) * | 1980-09-19 | 1982-05-13 | Siemens AG, 1000 Berlin und 8000 München | Halbleiterelement |
| FR2494041B1 (fr) * | 1980-11-07 | 1987-01-23 | Radiotechnique Compelec | Element de circuit integre pour memoire bipolaire, son procede de realisation et cellule memoire realisee a l'aide dudit element |
| JPS57100755A (en) * | 1980-12-15 | 1982-06-23 | Fujitsu Ltd | Semiconductor device |
| US4624046A (en) * | 1982-01-04 | 1986-11-25 | Fairchild Camera & Instrument Corp. | Oxide isolation process for standard RAM/PROM and lateral PNP cell RAM |
| JPS6097659A (ja) * | 1983-11-01 | 1985-05-31 | Matsushita Electronics Corp | 半導体集積回路 |
| US4812890A (en) * | 1985-11-19 | 1989-03-14 | Thompson-Csf Components Corporation | Bipolar microwave integratable transistor |
| FR2603146B1 (fr) * | 1986-08-19 | 1988-11-10 | Thomson Csf | Source de courant de type charge active et son procede de realisation |
| US4864539A (en) * | 1987-01-15 | 1989-09-05 | International Business Machines Corporation | Radiation hardened bipolar static RAM cell |
| JP3612089B2 (ja) * | 1994-03-22 | 2005-01-19 | 株式会社ルネサステクノロジ | バンドギャップ基準電源装置 |
Family Cites Families (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3648125A (en) * | 1971-02-02 | 1972-03-07 | Fairchild Camera Instr Co | Method of fabricating integrated circuits with oxidized isolation and the resulting structure |
| US3936813A (en) * | 1973-04-25 | 1976-02-03 | Intel Corporation | Bipolar memory cell employing inverted transistors and pinched base resistors |
| US4011580A (en) * | 1973-05-30 | 1977-03-08 | U.S. Philips Corporation | Integrated circuit |
| US3979612A (en) * | 1973-11-21 | 1976-09-07 | Raytheon Company | V-groove isolated integrated circuit memory with integral pinched resistors |
| US4035784A (en) * | 1975-12-22 | 1977-07-12 | Fairchild Camera And Instrument Corporation | Asymmetrical memory cell arrangement |
| US4118728A (en) * | 1976-09-03 | 1978-10-03 | Fairchild Camera And Instrument Corporation | Integrated circuit structures utilizing conductive buried regions |
| US4149177A (en) * | 1976-09-03 | 1979-04-10 | Fairchild Camera And Instrument Corporation | Method of fabricating conductive buried regions in integrated circuits and the resulting structures |
| JPS5397343A (en) * | 1977-02-07 | 1978-08-25 | Hitachi Ltd | Semiconductor memory cell |
-
1977
- 1977-12-30 FR FR7739795A patent/FR2413782A1/fr active Granted
-
1978
- 1978-12-20 DE DE2854994A patent/DE2854994C2/de not_active Expired
- 1978-12-21 CA CA318,355A patent/CA1132259A/en not_active Expired
- 1978-12-21 GB GB7849656A patent/GB2011714B/en not_active Expired
- 1978-12-22 NL NLAANVRAGE7812462,A patent/NL184083C/xx not_active IP Right Cessation
- 1978-12-27 IT IT31321/78A patent/IT1100867B/it active
- 1978-12-27 JP JP16027378A patent/JPS5497377A/ja active Granted
- 1978-12-28 AU AU42953/78A patent/AU4295378A/en active Pending
-
1979
- 1979-01-02 US US06/000,415 patent/US4255674A/en not_active Expired - Lifetime
Also Published As
| Publication number | Publication date |
|---|---|
| FR2413782B1 (enExample) | 1982-03-05 |
| NL184083B (nl) | 1988-11-01 |
| IT1100867B (it) | 1985-09-28 |
| NL7812462A (nl) | 1979-07-03 |
| GB2011714B (en) | 1982-06-16 |
| CA1132259A (en) | 1982-09-21 |
| DE2854994C2 (de) | 1986-01-16 |
| NL184083C (nl) | 1989-04-03 |
| US4255674A (en) | 1981-03-10 |
| FR2413782A1 (fr) | 1979-07-27 |
| IT7831321A0 (it) | 1978-12-27 |
| GB2011714A (en) | 1979-07-11 |
| JPS5497377A (en) | 1979-08-01 |
| AU4295378A (en) | 1979-07-05 |
| DE2854994A1 (de) | 1979-07-05 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2689888B2 (ja) | 半導体装置及びその製造方法 | |
| US5017503A (en) | Process for making a bipolar transistor including selective oxidation | |
| KR920010846B1 (ko) | 반도체 장치의 그의 제조방법 | |
| US4992389A (en) | Making a self aligned semiconductor device | |
| EP0016577B1 (en) | Semiconductor integrated circuit device with a double interconnection layer | |
| GB1572674A (en) | Semiconductor memory devices | |
| EP0070402B1 (en) | Method of forming electrically conductive patterns on a semiconductor device, and a semiconductor device manufactured by the method | |
| US4785341A (en) | Interconnection of opposite conductivity type semiconductor regions | |
| JPS5910581B2 (ja) | 半導体装置の製造方法 | |
| US4604641A (en) | Semiconductor device and method for manufacturing the same | |
| JP2802470B2 (ja) | 半導体装置およびその製造方法 | |
| JPS64825B2 (enExample) | ||
| US6023099A (en) | Semiconductor integrated circuit device with dummy pattern for equalizing thickness of inter-level insulating structure | |
| EP0048610B1 (en) | Semiconductor device and its manufacture | |
| JPH04230069A (ja) | Icデバイス内に抵抗器構造を組み立てる方法及びicデバイス構造 | |
| US4785342A (en) | Static random access memory having structure of first-, second- and third-level conductive films | |
| US4109273A (en) | Contact electrode for semiconductor component | |
| US4441941A (en) | Method for manufacturing a semiconductor device employing element isolation using insulating materials | |
| EP0034341B1 (en) | Method for manufacturing a semiconductor device | |
| JPH02246264A (ja) | 半導体装置およびその製造方法 | |
| US5227319A (en) | Method of manufacturing a semiconductor device | |
| JP4031178B2 (ja) | 半導体高抵抗素子の製造方法 | |
| US4564854A (en) | Combined MOS/memory transistor structure | |
| US5841199A (en) | Structure of semiconductor device | |
| JPS6048111B2 (ja) | 不揮発性半導体記憶装置 |