JPS6448039U - - Google Patents
Info
- Publication number
- JPS6448039U JPS6448039U JP1987143097U JP14309787U JPS6448039U JP S6448039 U JPS6448039 U JP S6448039U JP 1987143097 U JP1987143097 U JP 1987143097U JP 14309787 U JP14309787 U JP 14309787U JP S6448039 U JPS6448039 U JP S6448039U
- Authority
- JP
- Japan
- Prior art keywords
- ceramic layer
- patterned
- ceramic
- inner lead
- layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000000919 ceramic Substances 0.000 claims description 22
- 239000008188 pellet Substances 0.000 claims description 3
- 239000004065 semiconductor Substances 0.000 claims description 3
- 229910000679 solder Inorganic materials 0.000 claims description 2
- 238000005245 sintering Methods 0.000 claims 2
- 230000002093 peripheral effect Effects 0.000 claims 1
- 229910052709 silver Inorganic materials 0.000 description 1
- 239000004332 silver Substances 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/49105—Connecting at different heights
- H01L2224/49109—Connecting at different heights outside the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1515—Shape
- H01L2924/15153—Shape the die mounting substrate comprising a recess for hosting the device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1517—Multilayer substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/161—Cap
- H01L2924/1615—Shape
- H01L2924/16195—Flat cap [not enclosing an internal cavity]
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Wire Bonding (AREA)
Description
第1図aはこの考案の一実施例の構造を示す断
面図、第1図bは第1図aのパツケージにおける
パターンセラミツク層表面のインナーリードパタ
ーンの配列状態の一例を示す平面図、第2図aは
従来のセラミツク積層型パツケージの一例の構造
を示す断面図、第2図bは第2図aのパツケージ
におけるパターンセラミツク層表面のインナーリ
ードパターンの配列状態の一例を示す平面図であ
る。 1a……セラミツク積層型パツケージ、11…
…底部セラミツク層、12a,12b……パター
ンセラミツク層、13a,13b……インナーリ
ードパターン、14……上部セラミツク層、2…
…半導体ペレツト、3……ワイヤ、4……セラミ
ツクの蓋板、5……高温ハンダ、6a,6b……
外部リード、7……銀ろう。なお各図中同一符号
は同一または相当する部分を示す。
面図、第1図bは第1図aのパツケージにおける
パターンセラミツク層表面のインナーリードパタ
ーンの配列状態の一例を示す平面図、第2図aは
従来のセラミツク積層型パツケージの一例の構造
を示す断面図、第2図bは第2図aのパツケージ
におけるパターンセラミツク層表面のインナーリ
ードパターンの配列状態の一例を示す平面図であ
る。 1a……セラミツク積層型パツケージ、11…
…底部セラミツク層、12a,12b……パター
ンセラミツク層、13a,13b……インナーリ
ードパターン、14……上部セラミツク層、2…
…半導体ペレツト、3……ワイヤ、4……セラミ
ツクの蓋板、5……高温ハンダ、6a,6b……
外部リード、7……銀ろう。なお各図中同一符号
は同一または相当する部分を示す。
Claims (1)
- 焼結前のセラミツク板が積み重ねられて焼結さ
れ形成されるセラミツク積層型パツケージで、半
導体ペレツトが取付けられる底部セラミツク層と
、該底部セラミツク層のペレツト取付け領域を除
く部分に結合した表面に周辺にまで延びるインナ
ーリードパターンを有する第1のパターンセラミ
ツク層と、該第1のパターンセラミツク層のワイ
ヤボンド領域を除く部分に結合した表面に周辺に
まで延びるインナーリードパターンを有する第2
のパターンセラミツク層と、該第2のパターンセ
ラミツク層のワイヤボンド領域を除く部分に結合
した表面にセラミツクの蓋板が高温ハンダ封着さ
れる上部セラミツク層とからなり、上記第2のパ
ターンセラミツク層の外周面に取付けられる該層
表面の各インナーリードパターンに対する外部リ
ードが上記第1のパターンセラミツク層の外周面
に取付けられる該層表面の各インナーリードパタ
ーンに対する外部リードの外側にくる半導体装置
用セラミツク積層型パツケージ。
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1987143097U JPS6448039U (ja) | 1987-09-21 | 1987-09-21 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP1987143097U JPS6448039U (ja) | 1987-09-21 | 1987-09-21 |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS6448039U true JPS6448039U (ja) | 1989-03-24 |
Family
ID=31409612
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP1987143097U Pending JPS6448039U (ja) | 1987-09-21 | 1987-09-21 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS6448039U (ja) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0396047U (ja) * | 1990-01-22 | 1991-10-01 | ||
JPH06112359A (ja) * | 1992-09-30 | 1994-04-22 | Kyocera Corp | 電子部品搭載用回路基板 |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5561041A (en) * | 1978-10-30 | 1980-05-08 | Mitsubishi Electric Corp | Packaging device for semiconductor integrated circuit |
JPS55143045A (en) * | 1979-04-26 | 1980-11-08 | Mitsubishi Electric Corp | Semiconductor device |
JPS5651851A (en) * | 1979-10-05 | 1981-05-09 | Hitachi Ltd | Semiconductor device |
JPS56126948A (en) * | 1980-03-12 | 1981-10-05 | Hitachi Ltd | Highly integrated semiconductor |
-
1987
- 1987-09-21 JP JP1987143097U patent/JPS6448039U/ja active Pending
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5561041A (en) * | 1978-10-30 | 1980-05-08 | Mitsubishi Electric Corp | Packaging device for semiconductor integrated circuit |
JPS55143045A (en) * | 1979-04-26 | 1980-11-08 | Mitsubishi Electric Corp | Semiconductor device |
JPS5651851A (en) * | 1979-10-05 | 1981-05-09 | Hitachi Ltd | Semiconductor device |
JPS56126948A (en) * | 1980-03-12 | 1981-10-05 | Hitachi Ltd | Highly integrated semiconductor |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0396047U (ja) * | 1990-01-22 | 1991-10-01 | ||
JPH06112359A (ja) * | 1992-09-30 | 1994-04-22 | Kyocera Corp | 電子部品搭載用回路基板 |