JPS5561041A - Packaging device for semiconductor integrated circuit - Google Patents
Packaging device for semiconductor integrated circuitInfo
- Publication number
- JPS5561041A JPS5561041A JP13416478A JP13416478A JPS5561041A JP S5561041 A JPS5561041 A JP S5561041A JP 13416478 A JP13416478 A JP 13416478A JP 13416478 A JP13416478 A JP 13416478A JP S5561041 A JPS5561041 A JP S5561041A
- Authority
- JP
- Japan
- Prior art keywords
- internal
- constitution
- chip
- integrated circuit
- semiconductor integrated
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
- H01L2224/05553—Shape in top view being rectangular
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/49105—Connecting at different heights
- H01L2224/49109—Connecting at different heights outside the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/494—Connecting portions
- H01L2224/4943—Connecting portions the connecting portions being staggered
- H01L2224/49433—Connecting portions the connecting portions being staggered outside the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1515—Shape
- H01L2924/15153—Shape the die mounting substrate comprising a recess for hosting the device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/15165—Monolayer substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/161—Cap
- H01L2924/1615—Shape
- H01L2924/16195—Flat cap [not enclosing an internal cavity]
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Wire Bonding (AREA)
Abstract
PURPOSE: To realize a packaging of an IC provided with a multiple electrode by providing a chip holding part with a plural step inside and dispersing internal terminals to each step.
CONSTITUTION: A step to be formed on the inside of a chip holding part 3 of an insulated substrate 1 is arranged in two, an internal terminal of an internal wiring pattern is divided into terminals 5a and 5b, which are drawn out to steps 4a and 4b respectively and connected to each corresponding electrode 7 on an IC chip 6 with metallic wires 8a, 8b. The constitution is same as a conventional one except the above. The constitution is now capable of coping thoroughly with the IC chip provided with a multiple electrode, increasing a total number of the internal wirings and facilitating a formation of internal wiring patterns.
COPYRIGHT: (C)1980,JPO&Japio
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP13416478A JPS5561041A (en) | 1978-10-30 | 1978-10-30 | Packaging device for semiconductor integrated circuit |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP13416478A JPS5561041A (en) | 1978-10-30 | 1978-10-30 | Packaging device for semiconductor integrated circuit |
Publications (1)
Publication Number | Publication Date |
---|---|
JPS5561041A true JPS5561041A (en) | 1980-05-08 |
Family
ID=15121941
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP13416478A Pending JPS5561041A (en) | 1978-10-30 | 1978-10-30 | Packaging device for semiconductor integrated circuit |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS5561041A (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5731166A (en) * | 1980-07-31 | 1982-02-19 | Fujitsu Ltd | Semiconductor device |
JPS5773957A (en) * | 1980-10-27 | 1982-05-08 | Nec Corp | Internal connection structure for multi-terminal package |
JPS60138931A (en) * | 1983-12-27 | 1985-07-23 | Mitsubishi Electric Corp | Semiconductor integrated circuit device |
US4618879A (en) * | 1983-04-20 | 1986-10-21 | Fujitsu Limited | Semiconductor device having adjacent bonding wires extending at different angles |
JPS6448039U (en) * | 1987-09-21 | 1989-03-24 |
-
1978
- 1978-10-30 JP JP13416478A patent/JPS5561041A/en active Pending
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5731166A (en) * | 1980-07-31 | 1982-02-19 | Fujitsu Ltd | Semiconductor device |
JPS6355213B2 (en) * | 1980-07-31 | 1988-11-01 | Fujitsu Ltd | |
JPS5773957A (en) * | 1980-10-27 | 1982-05-08 | Nec Corp | Internal connection structure for multi-terminal package |
US4618879A (en) * | 1983-04-20 | 1986-10-21 | Fujitsu Limited | Semiconductor device having adjacent bonding wires extending at different angles |
JPS60138931A (en) * | 1983-12-27 | 1985-07-23 | Mitsubishi Electric Corp | Semiconductor integrated circuit device |
JPS6448039U (en) * | 1987-09-21 | 1989-03-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPS5612760A (en) | Multi chip lsi package | |
EP0361825A3 (en) | Semiconductor chip and method of manufacturing it | |
JPS5513933A (en) | Circuit element substrate and its manufacturing method | |
JPS5561041A (en) | Packaging device for semiconductor integrated circuit | |
JPS56114361A (en) | Semiconductor container | |
JPS57190343A (en) | Semiconductor integrated circuit | |
JPS5561046A (en) | Packaging device for semiconductor integrated circuit | |
JPS54133878A (en) | Semiconductor device | |
JPS55115339A (en) | Ic stem | |
JPS5561045A (en) | Packaging device for semiconductor integrated circuit | |
JPS55165657A (en) | Multi-chip package | |
JPS5645069A (en) | Hybrid integrated circuit device | |
JPS5412263A (en) | Semiconductor element and production of the same | |
JPS53108372A (en) | Substrate for wireless bonding | |
JPS5561044A (en) | Packaging device for semiconductor integrated circuit | |
JPS5749255A (en) | Package with external terminating circuit | |
JPS5481077A (en) | Semiconductor wafer | |
JPS5613759A (en) | Hybrid integrated circuit | |
JPS5355992A (en) | Semiconductor device | |
JPS6450450A (en) | Package for semiconductor integrated circuit | |
JPS5318962A (en) | Semiconductor package | |
JPS5571053A (en) | Circuit device | |
JPS6435943A (en) | Hybrid integrated circuit device | |
JPS5335472A (en) | Production of semiconductor unit | |
JPS55105353A (en) | Package for semiconductor device |