JPS6135703B2 - - Google Patents

Info

Publication number
JPS6135703B2
JPS6135703B2 JP56141934A JP14193481A JPS6135703B2 JP S6135703 B2 JPS6135703 B2 JP S6135703B2 JP 56141934 A JP56141934 A JP 56141934A JP 14193481 A JP14193481 A JP 14193481A JP S6135703 B2 JPS6135703 B2 JP S6135703B2
Authority
JP
Japan
Prior art keywords
chip
multilayer
lsi
wiring layer
ceramic substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
JP56141934A
Other languages
English (en)
Japanese (ja)
Other versions
JPS5843553A (ja
Inventor
Toshihiko Watari
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
Nippon Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nippon Electric Co Ltd filed Critical Nippon Electric Co Ltd
Priority to JP56141934A priority Critical patent/JPS5843553A/ja
Publication of JPS5843553A publication Critical patent/JPS5843553A/ja
Publication of JPS6135703B2 publication Critical patent/JPS6135703B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/58Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
    • H01L23/64Impedance arrangements
    • H01L23/647Resistive arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1517Multilayer substrate
    • H01L2924/15172Fan-out arrangement of the internal vias
    • H01L2924/15174Fan-out arrangement of the internal vias in different layers of the multilayer substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/301Electrical effects
    • H01L2924/3011Impedance

Landscapes

  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Production Of Multi-Layered Print Wiring Board (AREA)
JP56141934A 1981-09-08 1981-09-08 マルチチツプlsiパツケ−ジ Granted JPS5843553A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP56141934A JPS5843553A (ja) 1981-09-08 1981-09-08 マルチチツプlsiパツケ−ジ

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP56141934A JPS5843553A (ja) 1981-09-08 1981-09-08 マルチチツプlsiパツケ−ジ

Publications (2)

Publication Number Publication Date
JPS5843553A JPS5843553A (ja) 1983-03-14
JPS6135703B2 true JPS6135703B2 (enrdf_load_stackoverflow) 1986-08-14

Family

ID=15303540

Family Applications (1)

Application Number Title Priority Date Filing Date
JP56141934A Granted JPS5843553A (ja) 1981-09-08 1981-09-08 マルチチツプlsiパツケ−ジ

Country Status (1)

Country Link
JP (1) JPS5843553A (enrdf_load_stackoverflow)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH02119164A (ja) * 1989-09-20 1990-05-07 Hitachi Ltd 半導体モジユール
JP2978511B2 (ja) * 1989-09-20 1999-11-15 株式会社日立製作所 集積回路素子実装構造体
JP2002111222A (ja) * 2000-10-02 2002-04-12 Matsushita Electric Ind Co Ltd 多層基板
JP2007165932A (ja) * 2007-02-22 2007-06-28 Matsushita Electric Ind Co Ltd 多層基板

Also Published As

Publication number Publication date
JPS5843553A (ja) 1983-03-14

Similar Documents

Publication Publication Date Title
JP2960276B2 (ja) 多層配線基板、この基板を用いた半導体装置及び多層配線基板の製造方法
US4652970A (en) High density LSI package for logic circuits
US4700276A (en) Ultra high density pad array chip carrier
US5132613A (en) Low inductance side mount decoupling test structure
US5006673A (en) Fabrication of pad array carriers from a universal interconnect structure
JPH01132151A (ja) 集積回路を相互接続するためのモジユ−ル
JPS63503261A (ja) チップ・キャリア及びその製造方法
JPS60161641A (ja) 回路パツケージとその製造方法
US4242720A (en) Integrated circuit mounting board having internal termination resistors
JPH06104350A (ja) 多層配線基板
JP2735912B2 (ja) インバータ装置
JP3284969B2 (ja) 多層配線基板
JPS6135703B2 (enrdf_load_stackoverflow)
KR100675030B1 (ko) 집적 회로 패키지
JPS6116415A (ja) 配線体
JPH07130900A (ja) 半導体装置
JPH025028B2 (enrdf_load_stackoverflow)
JPH05226500A (ja) 実装回路基板
JPS6159534B2 (enrdf_load_stackoverflow)
JP2677087B2 (ja) 半導体集積回路
JPH01199460A (ja) 回路基板
JP3128324B2 (ja) 半導体用セラミックス多層パッケージ
JPS6219072B2 (enrdf_load_stackoverflow)
JP3074077B2 (ja) 半導体パッケージ
JPS5824957B2 (ja) ハンドウタイシユセキカイロヨウタソウハイセンキバン