JPS6130300B2 - - Google Patents
Info
- Publication number
- JPS6130300B2 JPS6130300B2 JP56107472A JP10747281A JPS6130300B2 JP S6130300 B2 JPS6130300 B2 JP S6130300B2 JP 56107472 A JP56107472 A JP 56107472A JP 10747281 A JP10747281 A JP 10747281A JP S6130300 B2 JPS6130300 B2 JP S6130300B2
- Authority
- JP
- Japan
- Prior art keywords
- module
- memory
- cpu
- input
- main memory
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
- 230000009977 dual effect Effects 0.000 claims description 18
- 230000006870 function Effects 0.000 claims description 4
- 238000000034 method Methods 0.000 description 9
- 230000002093 peripheral effect Effects 0.000 description 6
- 230000005540 biological transmission Effects 0.000 description 3
- 238000010586 diagram Methods 0.000 description 3
- 239000000872 buffer Substances 0.000 description 1
- 239000008358 core component Substances 0.000 description 1
- 230000003111 delayed effect Effects 0.000 description 1
- 230000006386 memory function Effects 0.000 description 1
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/06—Addressing a physical block of locations, e.g. base addressing, module addressing, memory dedication
- G06F12/0646—Configuration or reconfiguration
- G06F12/0692—Multiconfiguration, e.g. local and global addressing
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Microcomputers (AREA)
- Memory System (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP56107472A JPS588366A (ja) | 1981-07-09 | 1981-07-09 | メモリモジユ−ルシステム |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP56107472A JPS588366A (ja) | 1981-07-09 | 1981-07-09 | メモリモジユ−ルシステム |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS588366A JPS588366A (ja) | 1983-01-18 |
JPS6130300B2 true JPS6130300B2 (es) | 1986-07-12 |
Family
ID=14460060
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP56107472A Granted JPS588366A (ja) | 1981-07-09 | 1981-07-09 | メモリモジユ−ルシステム |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS588366A (es) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS63104084A (ja) * | 1986-10-22 | 1988-05-09 | 株式会社日立製作所 | Crtコントロ−ラ |
JPS63106897A (ja) * | 1986-10-24 | 1988-05-11 | 能美防災株式会社 | 防災装置などに使用される多ポ−トram |
JPS63284648A (ja) * | 1987-05-18 | 1988-11-21 | Fujitsu Ltd | キャッシュメモリ制御方法 |
-
1981
- 1981-07-09 JP JP56107472A patent/JPS588366A/ja active Granted
Non-Patent Citations (1)
Title |
---|
b¨m®MULTIVUSýÐc±lxbýÐ=S55 * |
Also Published As
Publication number | Publication date |
---|---|
JPS588366A (ja) | 1983-01-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPS6130300B2 (es) | ||
JPH0238968B2 (es) | ||
JP2522412B2 (ja) | プログラマブルコントロ―ラと入出力装置の間の通信方法 | |
JPH01291343A (ja) | メモリ管理装置 | |
JPS5846736B2 (ja) | マルチプロセッサ演算制御装置 | |
JPS6061859A (ja) | マイクロコンピュ−タのデ−タ通信方式 | |
JPS6347867A (ja) | デユアルcpu間通信方式 | |
RU1807495C (ru) | Устройство дл сопр жени процессоров | |
JPH04225458A (ja) | コンピュータ | |
JPH04107665A (ja) | 入出力制御装置 | |
JPH02211571A (ja) | 情報処理装置 | |
JPS61153770A (ja) | 画像処理装置 | |
JPS6116115B2 (es) | ||
JPS6214866B2 (es) | ||
JPS63279359A (ja) | マルチcpuのデ−タ受け渡し装置 | |
JPH01126749A (ja) | 周辺機器データ制御装置 | |
JPS60117844A (ja) | プロセッサ間デ−タ伝送方式 | |
JPS60147864A (ja) | マイクロコンピユ−タ装置 | |
JPS62145345A (ja) | 直接メモリアクセス間隔制御方式 | |
JPH04120648A (ja) | 共通バス接続装置 | |
JPH07129519A (ja) | デュアルcpuシステム | |
JPH0429101B2 (es) | ||
JPH03220654A (ja) | マイクロコンピュータ | |
JPH0120460B2 (es) | ||
JPS63197260A (ja) | 記憶装置制御方式 |