JPS6126225A - 反応性イオン・エツチング方法 - Google Patents
反応性イオン・エツチング方法Info
- Publication number
- JPS6126225A JPS6126225A JP10413285A JP10413285A JPS6126225A JP S6126225 A JPS6126225 A JP S6126225A JP 10413285 A JP10413285 A JP 10413285A JP 10413285 A JP10413285 A JP 10413285A JP S6126225 A JPS6126225 A JP S6126225A
- Authority
- JP
- Japan
- Prior art keywords
- layer
- etching
- polycrystalline silicon
- fluorine
- silicon
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P14/00—Formation of materials, e.g. in the shape of layers or pillars
- H10P14/60—Formation of materials, e.g. in the shape of layers or pillars of insulating materials
- H10P14/68—Organic materials, e.g. photoresists
- H10P14/683—Organic materials, e.g. photoresists carbon-based polymeric organic materials, e.g. polyimides, poly cyclobutene or PVC
- H10P14/687—Organic materials, e.g. photoresists carbon-based polymeric organic materials, e.g. polyimides, poly cyclobutene or PVC the materials being fluorocarbon compounds, e.g. (CHxFy) n or polytetrafluoroethylene
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10P—GENERIC PROCESSES OR APPARATUS FOR THE MANUFACTURE OR TREATMENT OF DEVICES COVERED BY CLASS H10
- H10P50/00—Etching of wafers, substrates or parts of devices
- H10P50/20—Dry etching; Plasma etching; Reactive-ion etching
- H10P50/26—Dry etching; Plasma etching; Reactive-ion etching of conductive or resistive materials
- H10P50/264—Dry etching; Plasma etching; Reactive-ion etching of conductive or resistive materials by chemical means
- H10P50/266—Dry etching; Plasma etching; Reactive-ion etching of conductive or resistive materials by chemical means by vapour etching only
- H10P50/267—Dry etching; Plasma etching; Reactive-ion etching of conductive or resistive materials by chemical means by vapour etching only using plasmas
- H10P50/268—Dry etching; Plasma etching; Reactive-ion etching of conductive or resistive materials by chemical means by vapour etching only using plasmas of silicon-containing layers
Landscapes
- Drying Of Semiconductors (AREA)
- Electrodes Of Semiconductors (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US06/628,558 US4528066A (en) | 1984-07-06 | 1984-07-06 | Selective anisotropic reactive ion etching process for polysilicide composite structures |
| US628558 | 1990-12-17 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS6126225A true JPS6126225A (ja) | 1986-02-05 |
| JPH0533530B2 JPH0533530B2 (enExample) | 1993-05-19 |
Family
ID=24519409
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP10413285A Granted JPS6126225A (ja) | 1984-07-06 | 1985-05-17 | 反応性イオン・エツチング方法 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US4528066A (enExample) |
| EP (1) | EP0167136B1 (enExample) |
| JP (1) | JPS6126225A (enExample) |
| DE (1) | DE3580796D1 (enExample) |
Families Citing this family (56)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4577392A (en) * | 1984-08-03 | 1986-03-25 | Advanced Micro Devices, Inc. | Fabrication technique for integrated circuits |
| US4741799A (en) * | 1985-05-06 | 1988-05-03 | International Business Machines Corporation | Anisotropic silicon etching in fluorinated plasma |
| US4734157A (en) * | 1985-08-27 | 1988-03-29 | International Business Machines Corporation | Selective and anisotropic dry etching |
| IT1200785B (it) * | 1985-10-14 | 1989-01-27 | Sgs Microelettronica Spa | Migliorato procedimento di attaco in plasma (rie) per realizzare contatti metallo-semiconduttore di tipo ohmico |
| JPS62111432A (ja) * | 1985-11-08 | 1987-05-22 | Fujitsu Ltd | 半導体装置の製造方法 |
| EP0250611B1 (de) * | 1986-06-21 | 1990-12-19 | Deutsche ITT Industries GmbH | Verfahren zum Entfernen einer strukturierten Maskierungsschicht |
| US4759821A (en) * | 1986-08-19 | 1988-07-26 | International Business Machines Corporation | Process for preparing a vertically differentiated transistor device |
| US4799991A (en) * | 1987-11-02 | 1989-01-24 | Motorola, Inc. | Process for preferentially etching polycrystalline silicon |
| US4808259A (en) * | 1988-01-25 | 1989-02-28 | Intel Corporation | Plasma etching process for MOS circuit pregate etching utiliizing a multi-step power reduction recipe |
| GB2214870B (en) * | 1988-02-20 | 1991-09-11 | Stc Plc | Plasma etching process |
| US5118577A (en) * | 1988-03-10 | 1992-06-02 | Magnetic Peripherals Inc. | Plasma treatment for ceramic materials |
| KR910008983B1 (ko) * | 1988-12-20 | 1991-10-26 | 현대전자산업 주식회사 | 비등방성 식각을 이용한 잔유물 제거방법 |
| US5201993A (en) | 1989-07-20 | 1993-04-13 | Micron Technology, Inc. | Anisotropic etch method |
| EP0439101B1 (en) * | 1990-01-22 | 1997-05-21 | Sony Corporation | Dry etching method |
| JP2673380B2 (ja) * | 1990-02-20 | 1997-11-05 | 三菱電機株式会社 | プラズマエッチングの方法 |
| US5328810A (en) * | 1990-05-07 | 1994-07-12 | Micron Technology, Inc. | Method for reducing, by a factor or 2-N, the minimum masking pitch of a photolithographic process |
| US5013398A (en) * | 1990-05-29 | 1991-05-07 | Micron Technology, Inc. | Anisotropic etch method for a sandwich structure |
| JPH04125924A (ja) * | 1990-09-17 | 1992-04-27 | Mitsubishi Electric Corp | プラズマエッチング方法 |
| JPH06101463B2 (ja) * | 1991-04-30 | 1994-12-12 | インターナショナル・ビジネス・マシーンズ・コーポレイション | 過フッ化炭化水素ポリマ膜を基板に接着する方法および基板 |
| JPH06101462B2 (ja) * | 1991-04-30 | 1994-12-12 | インターナショナル・ビジネス・マシーンズ・コーポレイション | 過フッ化炭化水素ポリマ膜を基板に接着する方法および 基板 |
| JP3146561B2 (ja) * | 1991-06-24 | 2001-03-19 | 株式会社デンソー | 半導体装置の製造方法 |
| JP3181741B2 (ja) * | 1993-01-11 | 2001-07-03 | 富士通株式会社 | 半導体装置の製造方法 |
| US5334545A (en) * | 1993-02-01 | 1994-08-02 | Allied Signal Inc. | Process for forming self-aligning cobalt silicide T-gates of silicon MOS devices |
| US5801077A (en) * | 1996-04-22 | 1998-09-01 | Chartered Semiconductor Manufacturing Ltd. | Method of making sidewall polymer on polycide gate for LDD structure |
| US5856239A (en) * | 1997-05-02 | 1999-01-05 | National Semiconductor Corporaton | Tungsten silicide/ tungsten polycide anisotropic dry etch process |
| US6074960A (en) * | 1997-08-20 | 2000-06-13 | Micron Technology, Inc. | Method and composition for selectively etching against cobalt silicide |
| WO2000024048A1 (en) * | 1998-10-19 | 2000-04-27 | Applied Materials, Inc. | Method of etching patterned layers useful as masking during subsequent etching or for damascene structures |
| TWI246633B (en) | 1997-12-12 | 2006-01-01 | Applied Materials Inc | Method of pattern etching a low k dielectric layen |
| US6242330B1 (en) * | 1997-12-19 | 2001-06-05 | Advanced Micro Devices, Inc. | Process for breaking silicide stringers extending between silicide areas of different active regions |
| US5994229A (en) * | 1998-01-12 | 1999-11-30 | Taiwan Semiconductor Manufacturing Company Ltd. | Achievement of top rounding in shallow trench etch |
| US6093655A (en) | 1998-02-12 | 2000-07-25 | Micron Technology, Inc. | Plasma etching methods |
| JP3125745B2 (ja) * | 1998-04-30 | 2001-01-22 | 日本電気株式会社 | 半導体装置の製造方法 |
| US6235213B1 (en) | 1998-05-18 | 2001-05-22 | Micron Technology, Inc. | Etching methods, methods of removing portions of material, and methods of forming silicon nitride spacers |
| US5994192A (en) * | 1998-05-29 | 1999-11-30 | Vanguard International Semiconductor Corporation | Compensation of the channel region critical dimension, after polycide gate, lightly doped source and drain oxidation procedure |
| US6071822A (en) * | 1998-06-08 | 2000-06-06 | Plasma-Therm, Inc. | Etching process for producing substantially undercut free silicon on insulator structures |
| US6277759B1 (en) * | 1998-08-27 | 2001-08-21 | Micron Technology, Inc. | Plasma etching methods |
| US6146913A (en) * | 1998-08-31 | 2000-11-14 | Lucent Technologies Inc. | Method for making enhanced performance field effect devices |
| TW406312B (en) * | 1998-12-18 | 2000-09-21 | United Microelectronics Corp | The method of etching doped poly-silicon |
| US6358788B1 (en) | 1999-08-30 | 2002-03-19 | Micron Technology, Inc. | Method of fabricating a wordline in a memory array of a semiconductor device |
| DE19945140B4 (de) * | 1999-09-21 | 2006-02-02 | Infineon Technologies Ag | Verfahren zur Herstellung einer Maskenschicht mit Öffnungen verkleinerter Breite |
| US7115523B2 (en) * | 2000-05-22 | 2006-10-03 | Applied Materials, Inc. | Method and apparatus for etching photomasks |
| KR100366635B1 (ko) * | 2000-11-01 | 2003-01-09 | 삼성전자 주식회사 | 반도체 소자의 금속 배선 및 그 제조방법 |
| US6306715B1 (en) * | 2001-01-08 | 2001-10-23 | Chartered Semiconductor Manufacturing Ltd. | Method to form smaller channel with CMOS device by isotropic etching of the gate materials |
| US6551941B2 (en) * | 2001-02-22 | 2003-04-22 | Applied Materials, Inc. | Method of forming a notched silicon-containing gate structure |
| US6656371B2 (en) * | 2001-09-27 | 2003-12-02 | Micron Technology, Inc. | Methods of forming magnetoresisitive devices |
| US6656372B2 (en) * | 2001-10-04 | 2003-12-02 | Micron Technology, Inc. | Methods of making magnetoresistive memory devices |
| KR100426486B1 (ko) * | 2001-12-22 | 2004-04-14 | 주식회사 하이닉스반도체 | 플래시 메모리 셀의 제조 방법 |
| US20050247976A1 (en) * | 2004-05-06 | 2005-11-10 | Ting Steve M | Notched spacer for CMOS transistors |
| US7387927B2 (en) * | 2004-09-10 | 2008-06-17 | Intel Corporation | Reducing oxidation under a high K gate dielectric |
| KR100616193B1 (ko) * | 2004-09-15 | 2006-08-25 | 에스티마이크로일렉트로닉스 엔.브이. | 비휘발성 메모리 소자의 게이트 전극 형성방법 |
| US8546264B2 (en) * | 2005-06-02 | 2013-10-01 | The Regents Of The University Of California | Etching radical controlled gas chopped deep reactive ion etching |
| US7579282B2 (en) * | 2006-01-13 | 2009-08-25 | Freescale Semiconductor, Inc. | Method for removing metal foot during high-k dielectric/metal gate etching |
| US20090212332A1 (en) * | 2008-02-21 | 2009-08-27 | International Business Machines Corporation | Field effect transistor with reduced overlap capacitance |
| DE102012106518A1 (de) * | 2012-07-18 | 2014-01-23 | H2 Solar Gmbh | Beschichtung von Substraten mit Siliciden und deren Oxide |
| US9614053B2 (en) * | 2013-12-05 | 2017-04-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Spacers with rectangular profile and methods of forming the same |
| CN109585293B (zh) * | 2017-09-29 | 2021-12-24 | 台湾积体电路制造股份有限公司 | 切割金属工艺中的基脚去除 |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5562733A (en) * | 1978-11-03 | 1980-05-12 | Ibm | Method of forming narrow region on silicon substrate |
| JPS58100683A (ja) * | 1981-12-12 | 1983-06-15 | Nippon Telegr & Teleph Corp <Ntt> | プラズマエツチング方法 |
Family Cites Families (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4333793A (en) * | 1980-10-20 | 1982-06-08 | Bell Telephone Laboratories, Incorporated | High-selectivity plasma-assisted etching of resist-masked layer |
| CA1202597A (en) * | 1981-05-22 | 1986-04-01 | Jean S. Deslauriers | Reactive ion layers containing tantalum and silicon |
| US4432132A (en) * | 1981-12-07 | 1984-02-21 | Bell Telephone Laboratories, Incorporated | Formation of sidewall oxide layers by reactive oxygen ion etching to define submicron features |
| US4411734A (en) * | 1982-12-09 | 1983-10-25 | Rca Corporation | Etching of tantalum silicide/doped polysilicon structures |
| US4444617A (en) * | 1983-01-06 | 1984-04-24 | Rockwell International Corporation | Reactive ion etching of molybdenum silicide and N+ polysilicon |
| US4436584A (en) * | 1983-03-21 | 1984-03-13 | Sperry Corporation | Anisotropic plasma etching of semiconductors |
-
1984
- 1984-07-06 US US06/628,558 patent/US4528066A/en not_active Expired - Lifetime
-
1985
- 1985-05-17 JP JP10413285A patent/JPS6126225A/ja active Granted
- 1985-07-01 EP EP85108082A patent/EP0167136B1/en not_active Expired - Lifetime
- 1985-07-01 DE DE8585108082T patent/DE3580796D1/de not_active Expired - Lifetime
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5562733A (en) * | 1978-11-03 | 1980-05-12 | Ibm | Method of forming narrow region on silicon substrate |
| JPS58100683A (ja) * | 1981-12-12 | 1983-06-15 | Nippon Telegr & Teleph Corp <Ntt> | プラズマエツチング方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| EP0167136A3 (en) | 1988-04-27 |
| DE3580796D1 (de) | 1991-01-17 |
| EP0167136A2 (en) | 1986-01-08 |
| EP0167136B1 (en) | 1990-12-05 |
| US4528066A (en) | 1985-07-09 |
| JPH0533530B2 (enExample) | 1993-05-19 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JPS6126225A (ja) | 反応性イオン・エツチング方法 | |
| US5942446A (en) | Fluorocarbon polymer layer deposition predominant pre-etch plasma etch method for forming patterned silicon containing dielectric layer | |
| US5007982A (en) | Reactive ion etching of silicon with hydrogen bromide | |
| CN1331198C (zh) | 将氨用于刻蚀有机低k电介质 | |
| US5094712A (en) | One chamber in-situ etch process for oxide and conductive material | |
| US5872061A (en) | Plasma etch method for forming residue free fluorine containing plasma etched layers | |
| US20020192973A1 (en) | Anisotropic etch method | |
| KR20030066673A (ko) | 반도체 구조에서 텅스텐 또는 질화 텅스텐 전극 게이트식각 방법 | |
| KR100255405B1 (ko) | 드라이에칭방법 | |
| US5651856A (en) | Selective etch process | |
| US6376384B1 (en) | Multiple etch contact etching method incorporating post contact etch etching | |
| Van Nguyen et al. | Substrate trenching mechanism during plasma and magnetically enhanced polysilicon etching | |
| US6458648B1 (en) | Method for in-situ removal of side walls in MOM capacitor formation | |
| US7163879B2 (en) | Hard mask etch for gate polyetch | |
| JP3094470B2 (ja) | ドライエッチング方法 | |
| US6544896B1 (en) | Method for enhancing etching of TiSix | |
| JPH0471334B2 (enExample) | ||
| KR0166205B1 (ko) | 반도체장치의 폴리사이드 게이트 형성방법 | |
| JPH10189537A (ja) | ドライエッチング方法 | |
| US5759922A (en) | Control of etch profiles during extended overetch | |
| JP3111643B2 (ja) | ドライエッチング方法 | |
| US6756315B1 (en) | Method of forming contact openings | |
| JP3271373B2 (ja) | ドライエッチング方法 | |
| EP1297564B1 (en) | Process for selectively etching doped silicon dioxide over undoped silicon dioxide | |
| JP3111640B2 (ja) | ドライエッチング方法 |