JPS5814266A - マルチプロセツサ装置の制御方式 - Google Patents
マルチプロセツサ装置の制御方式Info
- Publication number
- JPS5814266A JPS5814266A JP56110859A JP11085981A JPS5814266A JP S5814266 A JPS5814266 A JP S5814266A JP 56110859 A JP56110859 A JP 56110859A JP 11085981 A JP11085981 A JP 11085981A JP S5814266 A JPS5814266 A JP S5814266A
- Authority
- JP
- Japan
- Prior art keywords
- slave
- processor
- cpu4
- stop
- signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Multi Processors (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP56110859A JPS5814266A (ja) | 1981-07-17 | 1981-07-17 | マルチプロセツサ装置の制御方式 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP56110859A JPS5814266A (ja) | 1981-07-17 | 1981-07-17 | マルチプロセツサ装置の制御方式 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS5814266A true JPS5814266A (ja) | 1983-01-27 |
| JPH0215094B2 JPH0215094B2 (OSRAM) | 1990-04-11 |
Family
ID=14546475
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP56110859A Granted JPS5814266A (ja) | 1981-07-17 | 1981-07-17 | マルチプロセツサ装置の制御方式 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS5814266A (OSRAM) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH04294440A (ja) * | 1991-03-22 | 1992-10-19 | Koufu Nippon Denki Kk | プロセッサ間データ転送システム |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH0666593U (ja) * | 1993-03-02 | 1994-09-20 | 積水樹脂株式会社 | 物干しハンガー |
-
1981
- 1981-07-17 JP JP56110859A patent/JPS5814266A/ja active Granted
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH04294440A (ja) * | 1991-03-22 | 1992-10-19 | Koufu Nippon Denki Kk | プロセッサ間データ転送システム |
Also Published As
| Publication number | Publication date |
|---|---|
| JPH0215094B2 (OSRAM) | 1990-04-11 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JPS5837585B2 (ja) | ケイサンキソウチ | |
| JPS5853379B2 (ja) | 多重処理装置マイクロコンピュ−タ | |
| JPH04318654A (ja) | マイクロプロセッサへの割り込みのリダイレクションシステム | |
| JPS60198667A (ja) | プロセツサとメモリを内蔵する集積回路 | |
| US4736319A (en) | Interrupt mechanism for multiprocessing system having a plurality of interrupt lines in both a global bus and cell buses | |
| JPS5814266A (ja) | マルチプロセツサ装置の制御方式 | |
| JPS5864528A (ja) | 複数マイクロプロセツサのデ−タ転送方式 | |
| EP0473453B1 (en) | Work station having a selectable CPU | |
| JPS63175962A (ja) | 直接メモリアクセス制御装置とマルチマイクロコンピュータシステム内におけるデータ転送方法 | |
| JPS5622160A (en) | Data processing system having additional processor | |
| JPS6240565A (ja) | メモリ制御方式 | |
| JP2705955B2 (ja) | 並列情報処理装置 | |
| JPS61183763A (ja) | バス制御装置 | |
| JPH0562384B2 (OSRAM) | ||
| JPS6315953Y2 (OSRAM) | ||
| JPS5846724B2 (ja) | プロセツサ停止制御方式 | |
| JPS62210564A (ja) | プロセツサ | |
| JPS6095676A (ja) | Cpu間通信方式 | |
| JPH0194463A (ja) | バスアービトレーション制御方式 | |
| JPH06208542A (ja) | バス争奪方式 | |
| JPS6363941B2 (OSRAM) | ||
| JPS61264467A (ja) | マルチプロセツサシステムの制御方式 | |
| JPH02127758A (ja) | データ処理装置 | |
| JPH0434187B2 (OSRAM) | ||
| JPS6127790B2 (OSRAM) |