JPS57190341A - Circuit borad composition - Google Patents
Circuit borad compositionInfo
- Publication number
- JPS57190341A JPS57190341A JP7425581A JP7425581A JPS57190341A JP S57190341 A JPS57190341 A JP S57190341A JP 7425581 A JP7425581 A JP 7425581A JP 7425581 A JP7425581 A JP 7425581A JP S57190341 A JPS57190341 A JP S57190341A
- Authority
- JP
- Japan
- Prior art keywords
- gold
- tin alloy
- electrodes
- plating
- constitution
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000000203 mixture Substances 0.000 title abstract 2
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 abstract 6
- 239000010931 gold Substances 0.000 abstract 6
- 229910001020 Au alloy Inorganic materials 0.000 abstract 4
- 229910001128 Sn alloy Inorganic materials 0.000 abstract 4
- 238000007747 plating Methods 0.000 abstract 3
- 229910052737 gold Inorganic materials 0.000 abstract 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 abstract 1
- 239000011889 copper foil Substances 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Wire Bonding (AREA)
- Electric Connection Of Electric Components To Printed Circuits (AREA)
- Manufacturing Of Printed Wiring (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP7425581A JPS57190341A (en) | 1981-05-19 | 1981-05-19 | Circuit borad composition |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP7425581A JPS57190341A (en) | 1981-05-19 | 1981-05-19 | Circuit borad composition |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS57190341A true JPS57190341A (en) | 1982-11-22 |
| JPS6342852B2 JPS6342852B2 (enrdf_load_stackoverflow) | 1988-08-25 |
Family
ID=13541854
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP7425581A Granted JPS57190341A (en) | 1981-05-19 | 1981-05-19 | Circuit borad composition |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS57190341A (enrdf_load_stackoverflow) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5208186A (en) * | 1989-02-09 | 1993-05-04 | National Semiconductor Corporation | Process for reflow bonding of bumps in IC devices |
| US6333554B1 (en) | 1997-09-08 | 2001-12-25 | Fujitsu Limited | Semiconductor device with gold bumps, and method and apparatus of producing the same |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP3017483B1 (en) * | 2013-07-03 | 2020-05-06 | Lumileds Holding B.V. | Led with stress-buffer layer under metallization layer |
-
1981
- 1981-05-19 JP JP7425581A patent/JPS57190341A/ja active Granted
Cited By (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5208186A (en) * | 1989-02-09 | 1993-05-04 | National Semiconductor Corporation | Process for reflow bonding of bumps in IC devices |
| US6333554B1 (en) | 1997-09-08 | 2001-12-25 | Fujitsu Limited | Semiconductor device with gold bumps, and method and apparatus of producing the same |
| US6344690B1 (en) | 1997-09-08 | 2002-02-05 | Fujitsu Limited | Semiconductor device with gold bumps, and method and apparatus of producing the same |
| US6495441B2 (en) | 1997-09-08 | 2002-12-17 | Fujitsu Limited | Semiconductor device with gold bumps, and method and apparatus of producing the same |
| US6786385B1 (en) | 1997-09-08 | 2004-09-07 | Fujitsu Limited | Semiconductor device with gold bumps, and method and apparatus of producing the same |
Also Published As
| Publication number | Publication date |
|---|---|
| JPS6342852B2 (enrdf_load_stackoverflow) | 1988-08-25 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| EP0358332A3 (en) | Circuit board and method of soldering | |
| HK105192A (en) | Method of mounting refined contact surfaces on a substrate and substrate provided with such contact surfaces | |
| JPS55153362A (en) | Chip type semiconductor part | |
| JPS57190341A (en) | Circuit borad composition | |
| JPS53122790A (en) | Aluminum terminal and preparation | |
| JPS5742138A (en) | Semiconductor device | |
| JPS52152165A (en) | Formation of solder bump electrode | |
| JPS5718347A (en) | Mounting structure of ic | |
| JPS6468915A (en) | Chip component | |
| JPS57130443A (en) | Substrate for hybrid integrated circuit | |
| JPS57143835A (en) | Mounting method of ic | |
| JPS6420696A (en) | Manufacture of film carrier board | |
| JPS56148840A (en) | Mounting structure for ic | |
| JPS5310266A (en) | Production of soldred semiconductor wafers | |
| JPS5380161A (en) | Electrode formation of semiconductor | |
| JPS5789276A (en) | Photo chip element | |
| JPS6424602A (en) | Mounting method for chip type inductor | |
| JPS544067A (en) | Electrode forming method of semiconductor device | |
| JPS5457961A (en) | Semiconductor device | |
| JPS5414675A (en) | Bonding method for semiconductor elements | |
| JPS57192057A (en) | Semiconductor device | |
| JPS5610952A (en) | Hybrid integrated circuit substrate | |
| JPS5527650A (en) | Semiconductor device manufacturing method | |
| JPS5552231A (en) | Semiconductor attaching device | |
| JPS6489550A (en) | Ic socket |