JPS57130457A - Mass assembling method of semiconductor device - Google Patents

Mass assembling method of semiconductor device

Info

Publication number
JPS57130457A
JPS57130457A JP1618281A JP1618281A JPS57130457A JP S57130457 A JPS57130457 A JP S57130457A JP 1618281 A JP1618281 A JP 1618281A JP 1618281 A JP1618281 A JP 1618281A JP S57130457 A JPS57130457 A JP S57130457A
Authority
JP
Japan
Prior art keywords
pattern
attached
copper foils
lead
perforated
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP1618281A
Other languages
English (en)
Japanese (ja)
Other versions
JPS6217858B2 (enrdf_load_stackoverflow
Inventor
Yoshio Miura
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Tokyo Sanyo Electric Co Ltd
Sanyo Electric Co Ltd
Sanyo Denki Co Ltd
Original Assignee
Tokyo Sanyo Electric Co Ltd
Sanyo Electric Co Ltd
Sanyo Denki Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Tokyo Sanyo Electric Co Ltd, Sanyo Electric Co Ltd, Sanyo Denki Co Ltd filed Critical Tokyo Sanyo Electric Co Ltd
Priority to JP1618281A priority Critical patent/JPS57130457A/ja
Priority to KR1019810005282A priority patent/KR850001541B1/ko
Priority to GB8200313A priority patent/GB2093401B/en
Priority to DE3201133A priority patent/DE3201133A1/de
Publication of JPS57130457A publication Critical patent/JPS57130457A/ja
Publication of JPS6217858B2 publication Critical patent/JPS6217858B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49572Lead-frames or other flat leads consisting of thin flexible metallic tape with or without a film carrier
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49534Multi-layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/97Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/02Apparatus or processes for manufacturing printed circuits in which the conductive material is applied to the surface of the insulating support and is thereafter removed from such areas of the surface which are not intended for current conducting or shielding
    • H05K3/022Processes for manufacturing precursors of printed circuits, i.e. copper-clad substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49171Fan-out arrangements

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Wire Bonding (AREA)
JP1618281A 1981-01-17 1981-02-04 Mass assembling method of semiconductor device Granted JPS57130457A (en)

Priority Applications (4)

Application Number Priority Date Filing Date Title
JP1618281A JPS57130457A (en) 1981-02-04 1981-02-04 Mass assembling method of semiconductor device
KR1019810005282A KR850001541B1 (ko) 1981-01-17 1981-12-31 양면 프린트 기관과 그 다량 접속방법
GB8200313A GB2093401B (en) 1981-01-17 1982-01-06 Composite film
DE3201133A DE3201133A1 (de) 1981-01-17 1982-01-15 Verbundschichtanordnung, insbesondere zur verwendung in einer halbleiteranordnung sowie verfahren zu deren herstellung

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP1618281A JPS57130457A (en) 1981-02-04 1981-02-04 Mass assembling method of semiconductor device

Publications (2)

Publication Number Publication Date
JPS57130457A true JPS57130457A (en) 1982-08-12
JPS6217858B2 JPS6217858B2 (enrdf_load_stackoverflow) 1987-04-20

Family

ID=11909368

Family Applications (1)

Application Number Title Priority Date Filing Date
JP1618281A Granted JPS57130457A (en) 1981-01-17 1981-02-04 Mass assembling method of semiconductor device

Country Status (1)

Country Link
JP (1) JPS57130457A (enrdf_load_stackoverflow)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6235525A (ja) * 1985-08-08 1987-02-16 Omron Tateisi Electronics Co 混成集積回路の製造方法

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5518068A (en) * 1978-07-26 1980-02-07 Citizen Watch Co Ltd Mount construction of semiconductor device
JPS5824954A (ja) * 1981-08-06 1983-02-15 Fujitsu Ltd アドレス制御方式

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5518068A (en) * 1978-07-26 1980-02-07 Citizen Watch Co Ltd Mount construction of semiconductor device
JPS5824954A (ja) * 1981-08-06 1983-02-15 Fujitsu Ltd アドレス制御方式

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6235525A (ja) * 1985-08-08 1987-02-16 Omron Tateisi Electronics Co 混成集積回路の製造方法

Also Published As

Publication number Publication date
JPS6217858B2 (enrdf_load_stackoverflow) 1987-04-20

Similar Documents

Publication Publication Date Title
US5023751A (en) Method of producing a tape for providing electronic modules, and tape obtained by this method
EP0706152A3 (de) Chip-Karte und Verfahren zu deren Herstellung
KR950021295A (ko) 제어 임피던스 플렉스 회로 형성 방법 및 시스템
KR920001701A (ko) 반도체 장치 및 그 제조방법
JP3093960B2 (ja) 半導体回路素子搭載基板フレームの製造方法
US5406119A (en) Lead frame
EP0039160A3 (en) Methods for bonding conductive bumps to electronic circuitry
KR900019545A (ko) 표면장착용 배선기판의 제조방법
JPS57130457A (en) Mass assembling method of semiconductor device
JP2782870B2 (ja) リードフレーム
JP2741787B2 (ja) リードフレーム切断方法
JP2654677B2 (ja) 半導体装置の製造方法
JPS62188345A (ja) 混成集積回路の製造方法
JPS6152977B2 (enrdf_load_stackoverflow)
JPS6220694B2 (enrdf_load_stackoverflow)
JPS5669850A (en) Method for sealing semiconductor device
JPS62291125A (ja) 回路基板製造方法
KR0147156B1 (ko) 필름 온 칩 패키지와 그 제조방법
JPH0536893A (ja) 混成集積回路
JPS57147262A (en) Manufacture of semiconductor device
JPS57120361A (en) Structure of film substrate
JPS57166061A (en) Semiconductor device
JPH0152916B2 (enrdf_load_stackoverflow)
JPH03252159A (ja) リードフレームの製造方法
JPS645895A (en) Tape carrier