JPH0719739B2 - 接合ウェーハの製造方法 - Google Patents
接合ウェーハの製造方法Info
- Publication number
- JPH0719739B2 JPH0719739B2 JP2240765A JP24076590A JPH0719739B2 JP H0719739 B2 JPH0719739 B2 JP H0719739B2 JP 2240765 A JP2240765 A JP 2240765A JP 24076590 A JP24076590 A JP 24076590A JP H0719739 B2 JPH0719739 B2 JP H0719739B2
- Authority
- JP
- Japan
- Prior art keywords
- wafer
- bonding
- bonded
- semiconductor
- impurities
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/20—Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy
- H01L21/2003—Deposition of semiconductor materials on a substrate, e.g. epitaxial growth solid phase epitaxy characterised by the substrate
- H01L21/2007—Bonding of semiconductor wafers to insulating substrates or to semiconducting substrates using an intermediate insulating layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/02227—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process
- H01L21/0223—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate
- H01L21/02233—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by oxidation, e.g. oxidation of the substrate of the semiconductor substrate or a semiconductor layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76251—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology using bonding techniques
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/012—Bonding, e.g. electrostatic for strain gauges
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/974—Substrate surface preparation
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Mechanical Treatment Of Semiconductor (AREA)
- Crystals, And After-Treatments Of Crystals (AREA)
- Element Separation (AREA)
- Recrystallisation Techniques (AREA)
Priority Applications (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2240765A JPH0719739B2 (ja) | 1990-09-10 | 1990-09-10 | 接合ウェーハの製造方法 |
| US07/754,767 US5232870A (en) | 1990-09-10 | 1991-09-04 | Method for production of bonded wafer |
| EP91308186A EP0476897A2 (en) | 1990-09-10 | 1991-09-06 | Method for production of bonded wafer |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2240765A JPH0719739B2 (ja) | 1990-09-10 | 1990-09-10 | 接合ウェーハの製造方法 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPH04119626A JPH04119626A (ja) | 1992-04-21 |
| JPH0719739B2 true JPH0719739B2 (ja) | 1995-03-06 |
Family
ID=17064382
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2240765A Expired - Fee Related JPH0719739B2 (ja) | 1990-09-10 | 1990-09-10 | 接合ウェーハの製造方法 |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US5232870A (cg-RX-API-DMAC7.html) |
| EP (1) | EP0476897A2 (cg-RX-API-DMAC7.html) |
| JP (1) | JPH0719739B2 (cg-RX-API-DMAC7.html) |
Families Citing this family (56)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| FR2681472B1 (fr) * | 1991-09-18 | 1993-10-29 | Commissariat Energie Atomique | Procede de fabrication de films minces de materiau semiconducteur. |
| DE4306655C2 (de) * | 1992-03-04 | 1997-04-30 | Toshiba Kawasaki Kk | Verfahren zum Herstellen eines planaren Induktionselements |
| US5407506A (en) * | 1992-06-04 | 1995-04-18 | Alliedsignal Inc. | Reaction bonding through activation by ion bombardment |
| US5427638A (en) * | 1992-06-04 | 1995-06-27 | Alliedsignal Inc. | Low temperature reaction bonding |
| US5647932A (en) * | 1993-05-18 | 1997-07-15 | Matsushita Electric Industrial Co., Ltd. | Method of processing a piezoelectric device |
| JPH07153808A (ja) * | 1993-09-24 | 1995-06-16 | Shin Etsu Handotai Co Ltd | 結合型基板の結合界面のボロン評価方法 |
| DE4444055A1 (de) * | 1994-12-10 | 1996-06-13 | Bosch Gmbh Robert | Verfahren zur Herstellung einer Diode und Diode |
| US6484585B1 (en) | 1995-02-28 | 2002-11-26 | Rosemount Inc. | Pressure sensor for a pressure transmitter |
| TW308707B (en) * | 1995-12-15 | 1997-06-21 | Komatsu Denshi Kinzoku Kk | Manufacturing method of bonding SOI wafer |
| JPH09331049A (ja) * | 1996-04-08 | 1997-12-22 | Canon Inc | 貼り合わせsoi基板の作製方法及びsoi基板 |
| FR2748851B1 (fr) | 1996-05-15 | 1998-08-07 | Commissariat Energie Atomique | Procede de realisation d'une couche mince de materiau semiconducteur |
| US20050034745A1 (en) * | 1997-05-09 | 2005-02-17 | Semitool, Inc. | Processing a workpiece with ozone and a halogenated additive |
| US20050194356A1 (en) * | 1997-05-09 | 2005-09-08 | Semitool, Inc. | Removing photoresist from a workpiece using water and ozone and a photoresist penetrating additive |
| US7264680B2 (en) * | 1997-05-09 | 2007-09-04 | Semitool, Inc. | Process and apparatus for treating a workpiece using ozone |
| US7416611B2 (en) * | 1997-05-09 | 2008-08-26 | Semitool, Inc. | Process and apparatus for treating a workpiece with gases |
| US6701941B1 (en) * | 1997-05-09 | 2004-03-09 | Semitool, Inc. | Method for treating the surface of a workpiece |
| US7163588B2 (en) * | 1997-05-09 | 2007-01-16 | Semitool, Inc. | Processing a workpiece using water, a base, and ozone |
| US20020157686A1 (en) * | 1997-05-09 | 2002-10-31 | Semitool, Inc. | Process and apparatus for treating a workpiece such as a semiconductor wafer |
| US6054369A (en) * | 1997-06-30 | 2000-04-25 | Intersil Corporation | Lifetime control for semiconductor devices |
| FR2773261B1 (fr) | 1997-12-30 | 2000-01-28 | Commissariat Energie Atomique | Procede pour le transfert d'un film mince comportant une etape de creation d'inclusions |
| US6168961B1 (en) * | 1998-05-21 | 2001-01-02 | Memc Electronic Materials, Inc. | Process for the preparation of epitaxial wafers for resistivity measurements |
| JP3635200B2 (ja) | 1998-06-04 | 2005-04-06 | 信越半導体株式会社 | Soiウェーハの製造方法 |
| JP3385972B2 (ja) * | 1998-07-10 | 2003-03-10 | 信越半導体株式会社 | 貼り合わせウェーハの製造方法および貼り合わせウェーハ |
| US6520020B1 (en) | 2000-01-06 | 2003-02-18 | Rosemount Inc. | Method and apparatus for a direct bonded isolated pressure sensor |
| WO2001050106A1 (en) | 2000-01-06 | 2001-07-12 | Rosemount Inc. | Grain growth of electrical interconnection for microelectromechanical systems (mems) |
| US6561038B2 (en) | 2000-01-06 | 2003-05-13 | Rosemount Inc. | Sensor with fluid isolation barrier |
| US6505516B1 (en) | 2000-01-06 | 2003-01-14 | Rosemount Inc. | Capacitive pressure sensing with moving dielectric |
| US6508129B1 (en) | 2000-01-06 | 2003-01-21 | Rosemount Inc. | Pressure sensor capsule with improved isolation |
| FR2823599B1 (fr) | 2001-04-13 | 2004-12-17 | Commissariat Energie Atomique | Substrat demomtable a tenue mecanique controlee et procede de realisation |
| FR2823596B1 (fr) * | 2001-04-13 | 2004-08-20 | Commissariat Energie Atomique | Substrat ou structure demontable et procede de realisation |
| WO2003038884A2 (en) * | 2001-10-29 | 2003-05-08 | Analog Devices Inc. | A method for bonding a pair of silicon wafers together and a semiconductor wafer |
| US6848316B2 (en) | 2002-05-08 | 2005-02-01 | Rosemount Inc. | Pressure sensor assembly |
| EP1408534B1 (en) * | 2002-10-11 | 2007-02-07 | S.O.I. Tec Silicon on Insulator Technologies S.A. | A method and a device for producing an adhesive surface of a substrate |
| FR2848336B1 (fr) | 2002-12-09 | 2005-10-28 | Commissariat Energie Atomique | Procede de realisation d'une structure contrainte destinee a etre dissociee |
| FR2854493B1 (fr) * | 2003-04-29 | 2005-08-19 | Soitec Silicon On Insulator | Traitement par brossage d'une plaquette semiconductrice avant collage |
| US7592239B2 (en) * | 2003-04-30 | 2009-09-22 | Industry University Cooperation Foundation-Hanyang University | Flexible single-crystal film and method of manufacturing the same |
| US20040218133A1 (en) * | 2003-04-30 | 2004-11-04 | Park Jong-Wan | Flexible electro-optical apparatus and method for manufacturing the same |
| US20040234782A1 (en) * | 2003-05-22 | 2004-11-25 | Sun Ellen Y. | Environmental barrier coating for silicon based substrates |
| FR2856844B1 (fr) | 2003-06-24 | 2006-02-17 | Commissariat Energie Atomique | Circuit integre sur puce de hautes performances |
| FR2857953B1 (fr) | 2003-07-21 | 2006-01-13 | Commissariat Energie Atomique | Structure empilee, et procede pour la fabriquer |
| FR2861497B1 (fr) | 2003-10-28 | 2006-02-10 | Soitec Silicon On Insulator | Procede de transfert catastrophique d'une couche fine apres co-implantation |
| DE10355728B4 (de) * | 2003-11-28 | 2006-04-13 | X-Fab Semiconductor Foundries Ag | Verbinden von Halbleiterscheiben gleichen Durchmessers zum Erhalt einer gebondeten Scheibenanordnung |
| US8240539B2 (en) * | 2004-05-28 | 2012-08-14 | Panasonic Corporation | Joining apparatus with UV cleaning |
| US20060048798A1 (en) * | 2004-09-09 | 2006-03-09 | Honeywell International Inc. | Methods of cleaning optical substrates |
| EP1855309A4 (en) * | 2005-02-28 | 2010-11-17 | Shinetsu Handotai Kk | METHOD FOR MANUFACTURING STICKED GALETTE AND STICKED GALETTE |
| US20060276008A1 (en) * | 2005-06-02 | 2006-12-07 | Vesa-Pekka Lempinen | Thinning |
| FR2889887B1 (fr) | 2005-08-16 | 2007-11-09 | Commissariat Energie Atomique | Procede de report d'une couche mince sur un support |
| FR2891281B1 (fr) | 2005-09-28 | 2007-12-28 | Commissariat Energie Atomique | Procede de fabrication d'un element en couches minces. |
| JP2008066500A (ja) * | 2006-09-07 | 2008-03-21 | Sumco Corp | 貼り合わせウェーハおよびその製造方法 |
| FR2910179B1 (fr) | 2006-12-19 | 2009-03-13 | Commissariat Energie Atomique | PROCEDE DE FABRICATION DE COUCHES MINCES DE GaN PAR IMPLANTATION ET RECYCLAGE D'UN SUBSTRAT DE DEPART |
| JP5433927B2 (ja) * | 2007-03-14 | 2014-03-05 | 株式会社Sumco | 貼り合わせウェーハの製造方法 |
| FR2925221B1 (fr) * | 2007-12-17 | 2010-02-19 | Commissariat Energie Atomique | Procede de transfert d'une couche mince |
| FR2947098A1 (fr) | 2009-06-18 | 2010-12-24 | Commissariat Energie Atomique | Procede de transfert d'une couche mince sur un substrat cible ayant un coefficient de dilatation thermique different de celui de la couche mince |
| JP2011103409A (ja) * | 2009-11-11 | 2011-05-26 | Sumco Corp | ウェーハ貼り合わせ方法 |
| JP5919708B2 (ja) * | 2011-09-30 | 2016-05-18 | 大日本印刷株式会社 | 固体素子を有するデバイスの製造方法 |
| JP5919707B2 (ja) * | 2011-09-30 | 2016-05-18 | 大日本印刷株式会社 | 固体素子を有するデバイスの製造方法及びその製造方法で用いる複合体 |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE3583183D1 (de) * | 1984-05-09 | 1991-07-18 | Toshiba Kawasaki Kk | Verfahren zur herstellung eines halbleitersubstrates. |
-
1990
- 1990-09-10 JP JP2240765A patent/JPH0719739B2/ja not_active Expired - Fee Related
-
1991
- 1991-09-04 US US07/754,767 patent/US5232870A/en not_active Expired - Lifetime
- 1991-09-06 EP EP91308186A patent/EP0476897A2/en not_active Withdrawn
Also Published As
| Publication number | Publication date |
|---|---|
| JPH04119626A (ja) | 1992-04-21 |
| EP0476897A2 (en) | 1992-03-25 |
| EP0476897A3 (cg-RX-API-DMAC7.html) | 1994-02-23 |
| US5232870A (en) | 1993-08-03 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JPH0719739B2 (ja) | 接合ウェーハの製造方法 | |
| EP0706714B1 (en) | Soi substrate fabrication | |
| US6566233B2 (en) | Method for manufacturing bonded wafer | |
| JP4316701B2 (ja) | 2つの構造体の分子結合および分子結合解除のための処理プロセス | |
| US6900113B2 (en) | Method for producing bonded wafer and bonded wafer | |
| EP0797248A2 (en) | Method for manufacturing a bonded wafer | |
| JP2000030992A (ja) | 貼り合わせウェーハの製造方法および貼り合わせウェーハ | |
| WO2001041218A1 (fr) | Procede de recyclage d'une plaquette separee et plaquette separee recyclee | |
| JPH04286310A (ja) | 半導体基板の製造方法 | |
| JP2000331899A (ja) | Soiウェーハの製造方法およびsoiウェーハ | |
| JPH0917984A (ja) | 貼り合わせsoi基板の製造方法 | |
| JP3921823B2 (ja) | Soiウェーハの製造方法およびsoiウェーハ | |
| JP2535957B2 (ja) | 半導体基板 | |
| KR20070055382A (ko) | 접합웨이퍼의 제조방법 | |
| JPS62122148A (ja) | 半導体基板 | |
| WO2007074551A1 (ja) | Soiウェーハの製造方法及びsoiウェーハ | |
| JP2887618B2 (ja) | 半導体ウェーハ表面の分析方法 | |
| JPH05275300A (ja) | 半導体ウェーハの貼合わせ方法 | |
| JP2003309101A (ja) | 貼り合せ基板の製造方法 | |
| JP5364345B2 (ja) | Soi基板の作製方法 | |
| JPH0636407B2 (ja) | 半導体ウエーハ接合方法 | |
| JPH1070054A (ja) | 接合ウエーハの製造方法 | |
| JPH08264740A (ja) | 結合ウェーハの製造方法及びこの方法により製造された結合ウェーハ | |
| JPH07130590A (ja) | 半導体基板の製造方法 | |
| JP2988459B2 (ja) | X線分光器とその製造方法 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
| LAPS | Cancellation because of no payment of annual fees |