JPH0586659B2 - - Google Patents
Info
- Publication number
- JPH0586659B2 JPH0586659B2 JP57187387A JP18738782A JPH0586659B2 JP H0586659 B2 JPH0586659 B2 JP H0586659B2 JP 57187387 A JP57187387 A JP 57187387A JP 18738782 A JP18738782 A JP 18738782A JP H0586659 B2 JPH0586659 B2 JP H0586659B2
- Authority
- JP
- Japan
- Prior art keywords
- film
- substrate
- etching
- sio
- manufacturing
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76224—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using trench refilling with dielectric materials
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Local Oxidation Of Silicon (AREA)
- Drying Of Semiconductors (AREA)
- Element Separation (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP18738782A JPS5978542A (ja) | 1982-10-27 | 1982-10-27 | 半導体装置の製造方法 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP18738782A JPS5978542A (ja) | 1982-10-27 | 1982-10-27 | 半導体装置の製造方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS5978542A JPS5978542A (ja) | 1984-05-07 |
JPH0586659B2 true JPH0586659B2 (cs) | 1993-12-13 |
Family
ID=16205124
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP18738782A Granted JPS5978542A (ja) | 1982-10-27 | 1982-10-27 | 半導体装置の製造方法 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS5978542A (cs) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2811689B2 (ja) * | 1988-07-05 | 1998-10-15 | 松下電器産業株式会社 | 半導体装置の製造方法 |
KR100763538B1 (ko) * | 2006-08-29 | 2007-10-05 | 삼성전자주식회사 | 마스크 패턴의 형성 방법 및 이를 이용한 미세 패턴의 형성방법 |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5669833A (en) * | 1979-11-09 | 1981-06-11 | Toshiba Corp | Fine processing method of thin film |
US4318751A (en) * | 1980-03-13 | 1982-03-09 | International Business Machines Corporation | Self-aligned process for providing an improved high performance bipolar transistor |
US4274909A (en) * | 1980-03-17 | 1981-06-23 | International Business Machines Corporation | Method for forming ultra fine deep dielectric isolation |
JPS56131945A (en) * | 1980-03-19 | 1981-10-15 | Matsushita Electric Ind Co Ltd | Forming method of silicon oxidation film |
JPS5864044A (ja) * | 1981-10-14 | 1983-04-16 | Toshiba Corp | 半導体装置の製造方法 |
JPS5919349A (ja) * | 1982-07-26 | 1984-01-31 | Toshiba Corp | 半導体装置およびその製造方法 |
-
1982
- 1982-10-27 JP JP18738782A patent/JPS5978542A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS5978542A (ja) | 1984-05-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10381232B2 (en) | Techniques for manipulating patterned features using ions | |
JPS62105426A (ja) | サブミクロン寸法のマスク構造を形成する方法 | |
JPH0476496B2 (cs) | ||
US6051346A (en) | Process for fabricating a lithographic mask | |
JPH0758707B2 (ja) | 半導体装置の形成方法 | |
JPS63107119A (ja) | ステップ絶縁層を有する集積回路の製造方法 | |
US4778583A (en) | Semiconductor etching process which produces oriented sloped walls | |
JPH0586659B2 (cs) | ||
CN111370995B (zh) | 表面光栅半导体激光器及其制作方法 | |
JPS6143847B2 (cs) | ||
Ohki et al. | A new ultrafine groove fabrication method utilizing electron cyclotron resonance plasma deposition and reactive ion etching | |
JPH0422021B2 (cs) | ||
JPH0658905B2 (ja) | 微細パタ−ン形成方法 | |
JPS63119239A (ja) | 半導体装置の製造方法 | |
JPH0239551A (ja) | 半導体装置の製造方法 | |
JPH05343514A (ja) | 第1材料層に狭い溝を形成する方法 | |
JPH07135194A (ja) | ドライエッチング用マスクの形成方法 | |
JPH0438133B2 (cs) | ||
JPH0249017B2 (cs) | ||
JPH09190998A (ja) | 微細パタン形成法 | |
JPH0518457B2 (cs) | ||
JPS6214942B2 (cs) | ||
KR20210120050A (ko) | 게이트 적층물 형성 및 에칭을 위한 방법 | |
JPS5827655B2 (ja) | アパ−チャ絞りの製造方法 | |
JPH05150109A (ja) | ラミナー型回折格子製作法 |