JPH0569308B2 - - Google Patents
Info
- Publication number
- JPH0569308B2 JPH0569308B2 JP62074598A JP7459887A JPH0569308B2 JP H0569308 B2 JPH0569308 B2 JP H0569308B2 JP 62074598 A JP62074598 A JP 62074598A JP 7459887 A JP7459887 A JP 7459887A JP H0569308 B2 JPH0569308 B2 JP H0569308B2
- Authority
- JP
- Japan
- Prior art keywords
- layer
- metal
- level
- vias
- metal layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- H10W20/01—
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0011—Working of insulating substrates or insulating layers
- H05K3/0017—Etching of the substrate by chemical or physical means
- H05K3/0041—Etching of the substrate by chemical or physical means by plasma etching
-
- H10W70/05—
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/095—Conductive through-holes or vias
- H05K2201/09509—Blind vias, i.e. vias having one side closed
- H05K2201/09518—Deep blind vias, i.e. blind vias connecting the surface circuit to circuit layers deeper than the first buried circuit layer
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09209—Shape and layout details of conductors
- H05K2201/095—Conductive through-holes or vias
- H05K2201/096—Vertically aligned vias, holes or stacked vias
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09818—Shape or layout details not covered by a single group of H05K2201/09009 - H05K2201/09809
- H05K2201/09845—Stepped hole, via, edge, bump or conductor
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/40—Forming printed elements for providing electric connections to or between printed circuits
- H05K3/4038—Through-connections; Vertical interconnect access [VIA] connections
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4644—Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
- H05K3/467—Adding a circuit layer by thin film methods
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Plasma & Fusion (AREA)
- Manufacturing & Machinery (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US85727586A | 1986-04-30 | 1986-04-30 | |
| US857275 | 1986-04-30 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS62261156A JPS62261156A (ja) | 1987-11-13 |
| JPH0569308B2 true JPH0569308B2 (cg-RX-API-DMAC10.html) | 1993-09-30 |
Family
ID=25325615
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP62074598A Granted JPS62261156A (ja) | 1986-04-30 | 1987-03-30 | 導電性バイア経路の形成方法 |
Country Status (3)
| Country | Link |
|---|---|
| EP (1) | EP0243707B1 (cg-RX-API-DMAC10.html) |
| JP (1) | JPS62261156A (cg-RX-API-DMAC10.html) |
| DE (1) | DE3784961D1 (cg-RX-API-DMAC10.html) |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE4122362A1 (de) * | 1991-07-05 | 1993-01-14 | Siemens Ag | Anordnung und verfahren zum kontaktieren von leitenden schichten |
| JP2601640B2 (ja) * | 1993-01-19 | 1997-04-16 | ヒューズ・エアクラフト・カンパニー | 電気的導体構造を作成する方法と大規模集積回路 |
| FR2784502B1 (fr) * | 1998-10-09 | 2002-08-30 | St Microelectronics Sa | Structures d'interconnexion de circuits integres |
| WO2017136577A1 (en) * | 2016-02-02 | 2017-08-10 | Tokyo Electron Limited | Self-alignment of metal and via using selective deposition |
Family Cites Families (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS59220952A (ja) * | 1983-05-31 | 1984-12-12 | Toshiba Corp | 半導体装置の製造方法 |
| DE3234907A1 (de) * | 1982-09-21 | 1984-03-22 | Siemens AG, 1000 Berlin und 8000 München | Verfahren zum herstellen einer monolithisch integrierten schaltung |
| JPS59126671A (ja) * | 1983-01-10 | 1984-07-21 | Mitsubishi Electric Corp | 半導体装置 |
| DE3407799A1 (de) * | 1984-03-02 | 1985-09-05 | Brown, Boveri & Cie Ag, 6800 Mannheim | Verfahren zur herstellung einer multilayer-hybridschaltung |
| US4640010A (en) * | 1985-04-29 | 1987-02-03 | Advanced Micro Devices, Inc. | Method of making a package utilizing a self-aligning photoexposure process |
-
1987
- 1987-03-30 JP JP62074598A patent/JPS62261156A/ja active Granted
- 1987-04-01 EP EP87104806A patent/EP0243707B1/en not_active Expired - Lifetime
- 1987-04-01 DE DE8787104806T patent/DE3784961D1/de not_active Expired - Lifetime
Also Published As
| Publication number | Publication date |
|---|---|
| EP0243707A2 (en) | 1987-11-04 |
| DE3784961D1 (de) | 1993-04-29 |
| EP0243707B1 (en) | 1993-03-24 |
| JPS62261156A (ja) | 1987-11-13 |
| EP0243707A3 (en) | 1990-07-11 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US4840923A (en) | Simultaneous multiple level interconnection process | |
| US4789648A (en) | Method for producing coplanar multi-level metal/insulator films on a substrate and for forming patterned conductive lines simultaneously with stud vias | |
| US4617193A (en) | Planar interconnect for integrated circuits | |
| EP0129389B1 (en) | A method of producing a layered structure | |
| KR100526445B1 (ko) | 웨이퍼 패시베이션 구조 | |
| EP0450381B1 (en) | Multilayer interconnection structure | |
| EP0190490A2 (en) | Thin-film electrical connections for integrated circuits | |
| JPS61112356A (ja) | 集積回路に貫通導体を形成する方法 | |
| JPH10209273A (ja) | 半導体装置の製造方法 | |
| KR20020020865A (ko) | 전극 및 반도체 장치 제조 방법 | |
| EP1003209A1 (en) | Process for manufacturing semiconductor device | |
| JPH0569308B2 (cg-RX-API-DMAC10.html) | ||
| McDonald et al. | Multilevel interconnections for wafer scale integration | |
| US5532518A (en) | Electrical connect and method of fabrication for semiconductor cube technology | |
| JPH04290249A (ja) | 半導体装置の製造方法 | |
| KR940002757B1 (ko) | 바이폴라형 반도체장치 | |
| KR100368090B1 (ko) | 비감광성폴리이미드수지절연막의콘택홀형성방법 | |
| KR100395907B1 (ko) | 반도체소자의 배선 형성방법 | |
| KR100398584B1 (ko) | 반도체 소자의 제조 방법 | |
| JPS6366425B2 (cg-RX-API-DMAC10.html) | ||
| KR100356788B1 (ko) | 반도체 소자의 다층 금속배선 형성방법 | |
| KR940011737B1 (ko) | 반도체 장치의 금속공정 | |
| KR100576414B1 (ko) | 반도체 소자의 랜딩 비아 제조 방법 | |
| KR20020008614A (ko) | 듀얼 다마신 공정을 이용한 반도체 소자의 금속 배선층형성 방법 | |
| JPS63107043A (ja) | 半導体装置の導電線路の形成方法 |