JPH0546579B2 - - Google Patents
Info
- Publication number
- JPH0546579B2 JPH0546579B2 JP60013151A JP1315185A JPH0546579B2 JP H0546579 B2 JPH0546579 B2 JP H0546579B2 JP 60013151 A JP60013151 A JP 60013151A JP 1315185 A JP1315185 A JP 1315185A JP H0546579 B2 JPH0546579 B2 JP H0546579B2
- Authority
- JP
- Japan
- Prior art keywords
- bits
- data
- clock
- supplied
- output
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Landscapes
- Bus Control (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP60013151A JPS61251930A (ja) | 1985-01-26 | 1985-01-26 | デイジタルデ−タの処理回路 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP60013151A JPS61251930A (ja) | 1985-01-26 | 1985-01-26 | デイジタルデ−タの処理回路 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS61251930A JPS61251930A (ja) | 1986-11-08 |
| JPH0546579B2 true JPH0546579B2 (cs) | 1993-07-14 |
Family
ID=11825163
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP60013151A Granted JPS61251930A (ja) | 1985-01-26 | 1985-01-26 | デイジタルデ−タの処理回路 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS61251930A (cs) |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS63163527A (ja) * | 1986-12-25 | 1988-07-07 | Nec Corp | デ−タ詰め込み回路 |
-
1985
- 1985-01-26 JP JP60013151A patent/JPS61251930A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS61251930A (ja) | 1986-11-08 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JPS648374B2 (cs) | ||
| JPH0546579B2 (cs) | ||
| US4125897A (en) | High speed pulse interpolator | |
| JPS603715B2 (ja) | 可変長シフトレジスタ | |
| JP2783495B2 (ja) | クロック乗せ換え回路 | |
| JPS5947394B2 (ja) | 可変長二次元シストレジスタ | |
| JPH0311565B2 (cs) | ||
| JP2850671B2 (ja) | 可変遅延回路 | |
| JPH079280Y2 (ja) | スタック回路 | |
| JPS6017131B2 (ja) | メモリ制御回路 | |
| KR0124771Y1 (ko) | 병렬 데이타 선입 선출 장치 | |
| JPS5970332A (ja) | ジツタ付加回路 | |
| JP2518387B2 (ja) | シリアルデ―タ伝送回路 | |
| KR910006684Y1 (ko) | 중앙처리장치 신호 제어회로 | |
| JP2000011637A (ja) | Fifo型記憶装置 | |
| JPS5932819B2 (ja) | アドレス制御装置 | |
| JPS6226743B2 (cs) | ||
| JPH02244329A (ja) | ディジタル信号処理装置 | |
| KR910009100B1 (ko) | 그래픽 처리장치의 이미지 변환장치 | |
| JPH03248242A (ja) | メモリ制御回路 | |
| JPS6130774B2 (cs) | ||
| JPH0637627A (ja) | カウンタ読込み方式 | |
| JP2000078030A (ja) | インターリーブアドレス発生器及びインターリーブアドレス発生方法 | |
| JPS61224528A (ja) | フレ−ムアライナ装置 | |
| JPH04145747A (ja) | 並列信号処理回路 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| LAPS | Cancellation because of no payment of annual fees |