JPH0213817B2 - - Google Patents
Info
- Publication number
- JPH0213817B2 JPH0213817B2 JP58054941A JP5494183A JPH0213817B2 JP H0213817 B2 JPH0213817 B2 JP H0213817B2 JP 58054941 A JP58054941 A JP 58054941A JP 5494183 A JP5494183 A JP 5494183A JP H0213817 B2 JPH0213817 B2 JP H0213817B2
- Authority
- JP
- Japan
- Prior art keywords
- semiconductor chip
- substrate
- resist
- resin
- chip
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/11—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/1147—Manufacturing methods using a lift-off mask
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Wire Bonding (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP58054941A JPS59178758A (ja) | 1983-03-29 | 1983-03-29 | 半導体チツプの基板実装方法 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP58054941A JPS59178758A (ja) | 1983-03-29 | 1983-03-29 | 半導体チツプの基板実装方法 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS59178758A JPS59178758A (ja) | 1984-10-11 |
| JPH0213817B2 true JPH0213817B2 (enExample) | 1990-04-05 |
Family
ID=12984662
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP58054941A Granted JPS59178758A (ja) | 1983-03-29 | 1983-03-29 | 半導体チツプの基板実装方法 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS59178758A (enExample) |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS60262430A (ja) * | 1984-06-08 | 1985-12-25 | Matsushita Electric Ind Co Ltd | 半導体装置の製造方法 |
-
1983
- 1983-03-29 JP JP58054941A patent/JPS59178758A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS59178758A (ja) | 1984-10-11 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5610442A (en) | Semiconductor device package fabrication method and apparatus | |
| JP2662190B2 (ja) | 電子素子アセンブリおよび再加工方法 | |
| JP2002198458A (ja) | 半導体装置及び半導体装置製造方法 | |
| JPH0213817B2 (enExample) | ||
| JPS59188955A (ja) | 半導体装置 | |
| JPH0964244A (ja) | 半導体装置およびその製造方法 | |
| JPH1074887A (ja) | 電子部品及びその製造方法 | |
| JPH03244140A (ja) | 半導体装置 | |
| JPH0917913A (ja) | 電子回路装置 | |
| JPS63244631A (ja) | 混成集積回路装置の製造方法 | |
| JPS6244851B2 (enExample) | ||
| JP3258564B2 (ja) | 半導体装置およびその製造方法 | |
| JPS5848932A (ja) | 半導体装置の製法 | |
| JP3255090B2 (ja) | チップの実装構造およびバンプの形成方法 | |
| JP2800294B2 (ja) | 半導体icの接続方法 | |
| JPH0691128B2 (ja) | 電子機器装置 | |
| JP2000243871A (ja) | 回路基板 | |
| KR100325409B1 (ko) | 반도체패키지 | |
| JPS59188996A (ja) | 電子部品の実装方法 | |
| JPS59202643A (ja) | Lsi接続方法 | |
| JPH11345904A5 (enExample) | ||
| JPH0521342B2 (enExample) | ||
| JPS61287197A (ja) | 電子部品の製造方法 | |
| JPH0558659B2 (enExample) | ||
| JPH01220801A (ja) | チップ状電気素子 |