JPH0113663B2 - - Google Patents
Info
- Publication number
- JPH0113663B2 JPH0113663B2 JP13379180A JP13379180A JPH0113663B2 JP H0113663 B2 JPH0113663 B2 JP H0113663B2 JP 13379180 A JP13379180 A JP 13379180A JP 13379180 A JP13379180 A JP 13379180A JP H0113663 B2 JPH0113663 B2 JP H0113663B2
- Authority
- JP
- Japan
- Prior art keywords
- channel
- circuit
- frequency
- transmitting side
- signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04J—MULTIPLEX COMMUNICATION
- H04J3/00—Time-division multiplex systems
- H04J3/02—Details
- H04J3/06—Synchronising arrangements
- H04J3/0635—Clock or time synchronisation in a network
- H04J3/0685—Clock or time synchronisation in a node; Intranode synchronisation
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Time-Division Multiplex Systems (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP13379180A JPS5758429A (en) | 1980-09-26 | 1980-09-26 | Multiplex conversion circuit |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP13379180A JPS5758429A (en) | 1980-09-26 | 1980-09-26 | Multiplex conversion circuit |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS5758429A JPS5758429A (en) | 1982-04-08 |
| JPH0113663B2 true JPH0113663B2 (OSRAM) | 1989-03-07 |
Family
ID=15113091
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP13379180A Granted JPS5758429A (en) | 1980-09-26 | 1980-09-26 | Multiplex conversion circuit |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS5758429A (OSRAM) |
Families Citing this family (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS58196742A (ja) * | 1982-05-12 | 1983-11-16 | Matsushita Electric Ind Co Ltd | デイジタル信号多重方法 |
| JPS59135946A (ja) * | 1983-01-25 | 1984-08-04 | Nec Corp | デイジタル同期多重変換方式 |
| JPS61195652U (OSRAM) * | 1985-05-25 | 1986-12-05 | ||
| JPH0642650B2 (ja) * | 1986-08-30 | 1994-06-01 | 富士通株式会社 | 多重分離方式 |
| JPH0642651B2 (ja) * | 1986-08-30 | 1994-06-01 | 富士通株式会社 | 多重分離方式 |
| JPS63114430A (ja) * | 1986-10-31 | 1988-05-19 | Nec Corp | 多重伝送回路 |
| JP5448638B2 (ja) * | 2009-08-18 | 2014-03-19 | 日本電信電話株式会社 | 伝送装置、伝送方法および多重回路 |
-
1980
- 1980-09-26 JP JP13379180A patent/JPS5758429A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS5758429A (en) | 1982-04-08 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| EP0353737B1 (en) | Complex multiplexer/demultiplexer apparatus | |
| US4667324A (en) | Network multiplex structure | |
| US3995120A (en) | Digital time-division multiplexing system | |
| US4468767A (en) | Drop-and-insert multiplex digital communications system | |
| US5442636A (en) | Circuit and method for alignment of digital information packets | |
| US3987248A (en) | Digital multiplexing system | |
| GB1593848A (en) | Multiplexing | |
| JPH0113663B2 (OSRAM) | ||
| US3993870A (en) | Time multiplex system with separate data, sync and supervision busses | |
| WO2004088890A1 (fr) | Procede et appareil d'alignement de trames | |
| JP2786170B2 (ja) | フレームデータ変換回路 | |
| US4504944A (en) | Bridging channel port module | |
| JP2513610B2 (ja) | チヤネルパルス発生装置 | |
| US5892771A (en) | System for establishing a TDM information protocol over a communications path | |
| JP2727927B2 (ja) | インタフェース装置 | |
| KR200273136Y1 (ko) | 에이티엠(atm)망의비-채널(b-ch)인터페이스장치 | |
| JP2689508B2 (ja) | デイジタル保護継電システムの多重情報伝送処理装置 | |
| JPH0315868B2 (OSRAM) | ||
| JP3119956B2 (ja) | 多重クロック伝送方法および装置 | |
| US5339308A (en) | Signal size judging apparatus | |
| JPS59178034A (ja) | デ−タ伝送方式 | |
| JP3355573B2 (ja) | 非同期伝送装置 | |
| JP3005997B2 (ja) | 同期多重方式 | |
| JPS63114430A (ja) | 多重伝送回路 | |
| JPH0783336B2 (ja) | Pcm通信におけるシステムの分割方式 |