JPH0110654Y2 - - Google Patents
Info
- Publication number
- JPH0110654Y2 JPH0110654Y2 JP15151282U JP15151282U JPH0110654Y2 JP H0110654 Y2 JPH0110654 Y2 JP H0110654Y2 JP 15151282 U JP15151282 U JP 15151282U JP 15151282 U JP15151282 U JP 15151282U JP H0110654 Y2 JPH0110654 Y2 JP H0110654Y2
- Authority
- JP
- Japan
- Prior art keywords
- signal
- cpu
- volatile memory
- power
- memory
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
- 230000007274 generation of a signal involved in cell-cell signaling Effects 0.000 claims description 21
- 239000003990 capacitor Substances 0.000 description 4
- 238000000034 method Methods 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 230000004044 response Effects 0.000 description 1
Landscapes
- Power Sources (AREA)
- Techniques For Improving Reliability Of Storages (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP15151282U JPS5958857U (ja) | 1982-10-07 | 1982-10-07 | デ−タ転送信号発生回路 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP15151282U JPS5958857U (ja) | 1982-10-07 | 1982-10-07 | デ−タ転送信号発生回路 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS5958857U JPS5958857U (ja) | 1984-04-17 |
| JPH0110654Y2 true JPH0110654Y2 (enExample) | 1989-03-28 |
Family
ID=30335726
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP15151282U Granted JPS5958857U (ja) | 1982-10-07 | 1982-10-07 | デ−タ転送信号発生回路 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS5958857U (enExample) |
-
1982
- 1982-10-07 JP JP15151282U patent/JPS5958857U/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS5958857U (ja) | 1984-04-17 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP2862591B2 (ja) | 突入電流防止回路 | |
| US4344130A (en) | Apparatus to execute DMA transfer between computing devices using a block move instruction | |
| US5349689A (en) | Apparatus for maintaining reset on microprocessor until after electrical chattering from connection of removable memory cartridge has ceased | |
| JPH0110654Y2 (enExample) | ||
| GB2075729A (en) | Microprogramm control circuit | |
| EP0864983A2 (en) | Computer system including memory adress management circuit for protecting memory from illegal writing | |
| US4482948A (en) | Microprocessor bus interchange circuit | |
| CN115757223A (zh) | 一种嵌入式dma数据传输方法 | |
| JPH02725B2 (enExample) | ||
| JPH0519911A (ja) | 電源回路 | |
| JP2809752B2 (ja) | メモリアクセス回路 | |
| JPS6243390Y2 (enExample) | ||
| JPS5916001A (ja) | 車載用コンピユ−タのフエイルセ−フ方法 | |
| JP2732052B2 (ja) | 制御回路 | |
| JP2552316B2 (ja) | Cmos半導体集積回路 | |
| JPS62123554A (ja) | マルチプロセツサのリセツト方式 | |
| JPH0430720Y2 (enExample) | ||
| JPH07118638B2 (ja) | デ−タアウトバッファ回路 | |
| JP3060464B2 (ja) | 誤書込防止回路 | |
| JPS60124734A (ja) | Cpuに対する割込み処理装置 | |
| EP0306953A2 (en) | Address/control signal input circuit for cache controller | |
| JPS634716B2 (enExample) | ||
| JPS62145410A (ja) | 制御信号発生回路 | |
| JPS6014345A (ja) | プログラムの暴走保護方式 | |
| JPS6351300B2 (enExample) |