JP4750080B2 - 配線基板 - Google Patents
配線基板 Download PDFInfo
- Publication number
- JP4750080B2 JP4750080B2 JP2007165464A JP2007165464A JP4750080B2 JP 4750080 B2 JP4750080 B2 JP 4750080B2 JP 2007165464 A JP2007165464 A JP 2007165464A JP 2007165464 A JP2007165464 A JP 2007165464A JP 4750080 B2 JP4750080 B2 JP 4750080B2
- Authority
- JP
- Japan
- Prior art keywords
- film
- insulating film
- wiring pattern
- semiconductor substrate
- wiring
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/12—Mountings, e.g. non-detachable insulating substrates
- H01L23/14—Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
- H01L23/147—Semiconductor insulating substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16227—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
Landscapes
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Priority Applications (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2007165464A JP4750080B2 (ja) | 2007-06-22 | 2007-06-22 | 配線基板 |
| EP08158268A EP2006911B1 (en) | 2007-06-22 | 2008-06-13 | Wiring substrate |
| US12/142,039 US7911048B2 (en) | 2007-06-22 | 2008-06-19 | Wiring substrate |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2007165464A JP4750080B2 (ja) | 2007-06-22 | 2007-06-22 | 配線基板 |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2009004648A JP2009004648A (ja) | 2009-01-08 |
| JP2009004648A5 JP2009004648A5 (enExample) | 2010-05-13 |
| JP4750080B2 true JP4750080B2 (ja) | 2011-08-17 |
Family
ID=39816765
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2007165464A Expired - Fee Related JP4750080B2 (ja) | 2007-06-22 | 2007-06-22 | 配線基板 |
Country Status (3)
| Country | Link |
|---|---|
| US (1) | US7911048B2 (enExample) |
| EP (1) | EP2006911B1 (enExample) |
| JP (1) | JP4750080B2 (enExample) |
Families Citing this family (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| KR100990943B1 (ko) | 2008-11-07 | 2010-11-01 | 주식회사 하이닉스반도체 | 반도체 패키지 |
| US8847387B2 (en) * | 2009-10-29 | 2014-09-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Robust joint structure for flip-chip bonding |
| US9607936B2 (en) * | 2009-10-29 | 2017-03-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Copper bump joint structures with improved crack resistance |
| JP2012156327A (ja) * | 2011-01-26 | 2012-08-16 | Elpida Memory Inc | 半導体装置、及び積層型半導体装置 |
| KR102111474B1 (ko) | 2013-11-20 | 2020-06-08 | 삼성전자주식회사 | 관통전극을 갖는 반도체 소자 및 그 제조방법 |
| JP2019054199A (ja) * | 2017-09-19 | 2019-04-04 | 東芝メモリ株式会社 | 半導体装置 |
Family Cites Families (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2000077477A (ja) * | 1998-09-02 | 2000-03-14 | Shinko Electric Ind Co Ltd | 半導体装置及びその製造方法並びにこれに用いる金属基板 |
| US6265312B1 (en) * | 1999-08-02 | 2001-07-24 | Stmicroelectronics, Inc. | Method for depositing an integrated circuit tungsten film stack that includes a post-nucleation pump down step |
| US6521970B1 (en) * | 2000-09-01 | 2003-02-18 | National Semiconductor Corporation | Chip scale package with compliant leads |
| JP2003198068A (ja) * | 2001-12-27 | 2003-07-11 | Nec Corp | プリント基板、半導体装置、およびプリント基板と部品との電気的接続構造 |
| US6806570B1 (en) * | 2002-10-24 | 2004-10-19 | Megic Corporation | Thermal compliant semiconductor chip wiring structure for chip scale packaging |
| US7265045B2 (en) * | 2002-10-24 | 2007-09-04 | Megica Corporation | Method for fabricating thermal compliant semiconductor chip wiring structure for chip scale packaging |
| JP4492233B2 (ja) * | 2003-11-27 | 2010-06-30 | 株式会社デンソー | 半導体チップの実装構造および半導体チップの実装方法 |
| JP4343044B2 (ja) * | 2004-06-30 | 2009-10-14 | 新光電気工業株式会社 | インターポーザ及びその製造方法並びに半導体装置 |
| JP4889974B2 (ja) * | 2005-08-01 | 2012-03-07 | 新光電気工業株式会社 | 電子部品実装構造体及びその製造方法 |
| JP2007165464A (ja) | 2005-12-12 | 2007-06-28 | Stanley Electric Co Ltd | 半導体光学装置 |
-
2007
- 2007-06-22 JP JP2007165464A patent/JP4750080B2/ja not_active Expired - Fee Related
-
2008
- 2008-06-13 EP EP08158268A patent/EP2006911B1/en not_active Ceased
- 2008-06-19 US US12/142,039 patent/US7911048B2/en not_active Expired - Fee Related
Also Published As
| Publication number | Publication date |
|---|---|
| US7911048B2 (en) | 2011-03-22 |
| JP2009004648A (ja) | 2009-01-08 |
| EP2006911A3 (en) | 2011-08-03 |
| US20080315367A1 (en) | 2008-12-25 |
| EP2006911A2 (en) | 2008-12-24 |
| EP2006911B1 (en) | 2012-11-28 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP5114130B2 (ja) | 配線基板及びその製造方法、及び半導体装置 | |
| JP6373574B2 (ja) | 回路基板及びその製造方法 | |
| JP3961537B2 (ja) | 半導体搭載用配線基板の製造方法、及び半導体パッケージの製造方法 | |
| US8564116B2 (en) | Semiconductor device with reinforcement plate and method of forming same | |
| JP5106460B2 (ja) | 半導体装置及びその製造方法、並びに電子装置 | |
| JP4932912B2 (ja) | パッシブ埋設構造の上部導電層に対するブリッジ相互接続を有する小型電子装置、およびこれを製作する方法 | |
| US9899235B2 (en) | Fabrication method of packaging substrate | |
| JP2009004744A (ja) | プリント基板 | |
| US20100032196A1 (en) | Multilayer wiring board, semiconductor package and method of manufacturing the same | |
| JP4750080B2 (ja) | 配線基板 | |
| JP2012134490A (ja) | 電子部品内蔵型リジッドフレキシブルプリント回路基板の製造方法 | |
| WO2007114106A1 (ja) | 半導体装置、それを用いた積層型半導体装置、ベース基板、および半導体装置の製造方法 | |
| JP2011187913A (ja) | 電子素子内蔵型印刷回路基板及びその製造方法 | |
| JP5289880B2 (ja) | 配線基板 | |
| CN101499453A (zh) | 配线电路基板及其制造方法 | |
| JP2011187912A (ja) | 電子素子内蔵型印刷回路基板及びその製造方法 | |
| JP5183893B2 (ja) | 配線基板及びその製造方法、及び半導体装置 | |
| JP2008205290A (ja) | 部品内蔵基板及びその製造方法 | |
| JP2009004813A (ja) | 半導体搭載用配線基板 | |
| JP2007096337A (ja) | 半導体搭載用配線基板、半導体パッケージ、及びその製造方法 | |
| JP2623980B2 (ja) | 半導体搭載用リード付き基板の製造法 | |
| JP2005340355A (ja) | 配線基板 | |
| JP4429281B2 (ja) | 半導体搭載用配線基板の製造方法 | |
| KR20110021123A (ko) | 전자소자 내장형 인쇄회로기판 | |
| KR101969643B1 (ko) | 리지드 플렉시블 회로기판 제조방법 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20100331 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20100331 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20100727 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20110322 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20110411 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20110510 |
|
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20110518 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 4750080 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
| FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20140527 Year of fee payment: 3 |
|
| LAPS | Cancellation because of no payment of annual fees |