JP2016530720A - 複数の積層半導体デバイスを相互接続する方法 - Google Patents
複数の積層半導体デバイスを相互接続する方法 Download PDFInfo
- Publication number
- JP2016530720A JP2016530720A JP2016533775A JP2016533775A JP2016530720A JP 2016530720 A JP2016530720 A JP 2016530720A JP 2016533775 A JP2016533775 A JP 2016533775A JP 2016533775 A JP2016533775 A JP 2016533775A JP 2016530720 A JP2016530720 A JP 2016530720A
- Authority
- JP
- Japan
- Prior art keywords
- die
- dies
- vias
- rims
- panel
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 155
- 238000000034 method Methods 0.000 title claims description 59
- 238000004519 manufacturing process Methods 0.000 claims abstract description 19
- 229920005989 resin Polymers 0.000 claims description 23
- 239000011347 resin Substances 0.000 claims description 23
- 238000005553 drilling Methods 0.000 claims description 13
- 239000004020 conductor Substances 0.000 claims description 10
- 239000000853 adhesive Substances 0.000 claims description 9
- 230000001070 adhesive effect Effects 0.000 claims description 9
- 230000008878 coupling Effects 0.000 claims description 7
- 238000010168 coupling process Methods 0.000 claims description 7
- 238000005859 coupling reaction Methods 0.000 claims description 7
- 238000000465 moulding Methods 0.000 claims description 5
- 238000010030 laminating Methods 0.000 claims description 3
- 238000003486 chemical etching Methods 0.000 claims description 2
- 239000003989 dielectric material Substances 0.000 claims description 2
- 238000003475 lamination Methods 0.000 claims description 2
- 238000007493 shaping process Methods 0.000 claims description 2
- 230000000149 penetrating effect Effects 0.000 claims 1
- 230000000712 assembly Effects 0.000 description 34
- 238000000429 assembly Methods 0.000 description 34
- 239000000758 substrate Substances 0.000 description 32
- 239000012778 molding material Substances 0.000 description 28
- 235000012431 wafers Nutrition 0.000 description 19
- 230000008569 process Effects 0.000 description 15
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 11
- 229910052710 silicon Inorganic materials 0.000 description 11
- 239000010703 silicon Substances 0.000 description 11
- 230000015572 biosynthetic process Effects 0.000 description 9
- 230000002950 deficient Effects 0.000 description 9
- 238000004891 communication Methods 0.000 description 8
- 238000003491 array Methods 0.000 description 7
- 229920000642 polymer Polymers 0.000 description 7
- 239000000463 material Substances 0.000 description 6
- 238000010586 diagram Methods 0.000 description 5
- 230000005540 biological transmission Effects 0.000 description 4
- 230000006870 function Effects 0.000 description 4
- 238000009429 electrical wiring Methods 0.000 description 3
- 238000001459 lithography Methods 0.000 description 3
- 229910000679 solder Inorganic materials 0.000 description 3
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- 239000000654 additive Substances 0.000 description 2
- 238000010923 batch production Methods 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 238000009826 distribution Methods 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 230000000873 masking effect Effects 0.000 description 2
- 239000007787 solid Substances 0.000 description 2
- 238000006467 substitution reaction Methods 0.000 description 2
- 239000004593 Epoxy Substances 0.000 description 1
- 238000009412 basement excavation Methods 0.000 description 1
- 239000000470 constituent Substances 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 239000003822 epoxy resin Substances 0.000 description 1
- 230000008020 evaporation Effects 0.000 description 1
- 238000001704 evaporation Methods 0.000 description 1
- 229920005570 flexible polymer Polymers 0.000 description 1
- 230000009477 glass transition Effects 0.000 description 1
- 238000010297 mechanical methods and process Methods 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 238000004377 microelectronic Methods 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 229920000647 polyepoxide Polymers 0.000 description 1
- 239000002861 polymer material Substances 0.000 description 1
- 230000000717 retained effect Effects 0.000 description 1
- 238000007789 sealing Methods 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000007740 vapor deposition Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/19—Manufacturing methods of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/96—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being encapsulated in a common layer, e.g. neo-wafer or pseudo-wafer, said common layer being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/565—Moulds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/12105—Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32135—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/32145—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48135—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/48145—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73217—Layer and HDI connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73267—Layer and HDI connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
- H01L2224/82009—Pre-treatment of the connector or the bonding area
- H01L2224/8203—Reshaping, e.g. forming vias
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
- H01L2224/82009—Pre-treatment of the connector or the bonding area
- H01L2224/8203—Reshaping, e.g. forming vias
- H01L2224/82035—Reshaping, e.g. forming vias by heating means
- H01L2224/82039—Reshaping, e.g. forming vias by heating means using a laser
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
- H01L2224/82009—Pre-treatment of the connector or the bonding area
- H01L2224/8203—Reshaping, e.g. forming vias
- H01L2224/82047—Reshaping, e.g. forming vias by mechanical means, e.g. severing, pressing, stamping
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/921—Connecting a surface with connectors of different types
- H01L2224/9212—Sequential connecting processes
- H01L2224/92142—Sequential connecting processes the first connecting process involving a layer connector
- H01L2224/92144—Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a build-up interconnect
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06506—Wire or wire-like electrical connections between devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/0651—Wire or wire-like electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06541—Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
- H01L2225/06544—Design considerations for via connections, e.g. geometry or layout
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06548—Conductive via connections through the substrate, container, or encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06555—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
- H01L2225/06562—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking at least one device in the stack being rotated or offset
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
- Dicing (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Lead Frames For Integrated Circuits (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
Abstract
Description
Claims (32)
- 第1のダイ上および第2のダイ上に、前記第1のダイおよび前記第2のダイから横方向に離れて延伸する複数のリムを形成する段階と、
前記第1のダイの上方に前記第2のダイを積層する段階と、
積層後に、前記複数のリムを貫通して、前記第1のダイおよび前記第2のダイの間を延伸する1つ又は複数のビアを開ける段階と
を含む、積層半導体デバイスを製造する方法。 - 前記1つ又は複数のビアを導電性材料で充填して、前記第1のダイおよび前記第2のダイを電気的に相互接続する段階を更に含む、
請求項1に記載の方法。 - 前記複数のリムを形成する段階は、前記第1のダイおよび前記第2のダイの上方に誘電性部分を形成する段階を含み、前記複数のリムは前記誘電性部分で形成される、
請求項1または2に記載の方法。 - 前記誘電性部分を形成する段階は、前記第1のダイおよび前記第2のダイの周りに樹脂を成形する段階を含み、前記複数のリムは前記樹脂で形成される、
請求項3に記載の方法。 - パネルフレーム内に成形される、前記第1のダイを含む第1の複数のダイを有する第1の再構成ダイパネルを形成し、別のパネルフレーム内に成形される、前記第2のダイを含む第2の複数のダイを有する第2の再構成ダイパネルを形成する段階を更に含み、
前記複数のリムを形成する段階は、前記第1の再構成ダイパネルおよび前記第2の再構成ダイパネル内の前記複数のダイの周囲を誘電材料で囲む段階を含む、
請求項1に記載の方法。 - 前記第1の複数のダイおよび前記第2の複数のダイにおける前記複数のダイをソートして、複数の動作可能ダイだけが前記第1の再構成ダイパネルおよび前記第2の再構成ダイパネルを形成するのに用いられることを保証する段階を更に含む、
請求項5に記載の方法。 - 前記第1の再構成ダイパネルおよび前記第2の再構成ダイパネルから、第1の接着ダイおよび第2の接着ダイの別個の複数のスタックを分離する段階を更に含む、
請求項6に記載の方法。 - 前記1つ又は複数のビアを開ける段階は、レーザドリルする段階、機械掘削する段階、又は、化学エッチングする段階の1つ又は複数である、
請求項1から7のいずれか一項に記載の方法。 - 前記1つ又は複数のビアを開ける段階は、前記第1のダイおよび前記第2のダイを通じて連続的である、
請求項1から8のいずれか一項に記載の方法。 - 前記第1のダイ、前記第2のダイまたは前記複数のリムのうちの1つ又は複数の上方に複数の導電性トレースからなる1つ又は複数の再分配層を形成する段階を更に含み、前記1つ又は複数のビアは前記複数のリムにおいて前記複数の導電性トレースと通信する、
請求項1から9のいずれか一項に記載の方法。 - 前記第1のダイの上方に前記第2のダイを積層する段階は、前記第1のダイに対して前記第2のダイを互い違いにして前記第2のダイの少なくとも1つのボンドパッドを露出させる段階を含む、
請求項1から10のいずれか一項に記載の方法。 - 前記1つ又は複数のビアを開ける段階は、前記第1のダイの前記リムを貫通し、前記第2のダイの前記少なくとも1つのボンドパッドへと延伸する少なくとも1つのビアを開ける段階を含む、
請求項11に記載の方法。 - 複数のダイを、動作性能をテストされた複数の動作可能ダイへとソートする段階と、
少なくとも第1の再構成ダイパネルを形成する段階と
を含み、
前記少なくとも第1の再構成パネルを形成する段階は、
ソートされた前記複数の動作可能ダイをパネルフレーム内に配置する段階と、
前記パネルフレーム内の前記複数の動作可能ダイの周りに樹脂を成形して、前記第1の再構成ダイパネルを形成する段階と
を含み、
前記樹脂で形成される複数のリムが、前記複数の動作可能ダイの各々から横方向に延伸する、
積層半導体デバイスを製造する方法。 - 第2の再構成ダイパネルを形成すべく配置および成形を繰り返す段階を更に含み、
複数のリムが、前記第2の再構成ダイパネルの前記複数の動作可能ダイの各ダイから横方向に離れて延伸する、
請求項13に記載の方法。 - 前記第1の再構成ダイパネルを前記第2の再構成ダイパネルに結合する段階と、
結合された前記第1の再構成ダイパネルおよび前記第2の再構成ダイパネルにおいて、前記複数の動作可能ダイの複数のリムの中に1つ又は複数のビアを開ける段階と
を更に含み、
前記1つ又は複数のビアは、前記第1の再構成ダイパネルおよび前記第2の再構成ダイパネルの間を延伸する、
請求項14に記載の方法。 - 前記第1の再構成ダイパネルを前記第2の再構成ダイパネルに結合する段階は、前記第1の再構成ダイパネルおよび前記第2の再構成ダイパネルの各々の前記複数の動作可能ダイを位置合わせする段階を含む、
請求項15に記載の方法。 - 前記第1の再構成ダイパネルおよび前記第2の再構成ダイパネルを複数の多層パッケージへと分離する段階を更に含み、
複数の多層パッケージの各々は、
前記第1の再構成ダイパネルおよび前記第2の再構成ダイパネルの前記複数の動作可能ダイの少なくとも2つのダイと、
前記1つ又は複数のビアの少なくとも1つのビアと
を備える、
請求項15または16に記載の方法。 - 結合された前記第1の再構成ダイパネルおよび前記第2の再構成ダイパネルにおいて前記1つ又は複数のビアを開ける段階は、前記複数の動作可能ダイの前記複数のリムを貫通する前記1つ又は複数のビアを開ける段階を含む、
請求項15から17のいずれか一項に記載の方法。 - 前記1つ又は複数のビアを導電性材料で充填して、前記第1の再構成ダイパネルおよび前記第2の再構成ダイパネルを電気的に結合する段階を更に含む、
請求項15から18のいずれか一項に記載の方法。 - 少なくとも前記第1の再構成ダイパネルを形成する段階は、前記複数の動作可能ダイおよび個別の前記複数のリムの上方に複数の導電性トレースからなる1つ又は複数の再分配層を形成する段階を含み、前記1つ又は複数のビアは前記複数のリムにおいて前記複数の導電性トレースと通信する、
請求項13から19のいずれか一項に記載の方法。 - ソートされた前記複数の動作可能ダイを前記パネルフレームに配置する段階は、ソートされた前記複数の動作可能ダイを、前記パネルフレーム内の複数のダイの1つ又は複数の互い違いスタックへと配置する段階を含み、前記複数のダイの1つ又は複数の互い違いスタックの各々は2つ又はそれより多くのダイを含み、前記2つ又はそれより多くのダイの少なくとも1つは、隣接するダイに対して互い違いにされる、
請求項13から20のいずれか一項に記載の方法。 - 前記複数の動作可能ダイの周りに前記樹脂を成形する段階は、前記複数のダイの1つ又は複数の互い違いスタックの各々の周りに前記樹脂を成形する段階を含む、
請求項21に記載の方法。 - 第1のダイと、
前記第1のダイの上方に積層される第2のダイと、
前記第1のダイおよび前記第2のダイの各々から横方向に離れて延伸する複数のリムと、
前記第1のダイと前記第1のダイの前記リムとの上方に延伸する第1の再分配層と、
個別の前記複数のリムの少なくとも1つを貫通して延伸し、前記複数のリムを通じて前記第1のダイおよび前記第2のダイと通信する1つ又は複数のビアと
を備える、積層半導体デバイス。 - 前記個別の複数のリムは、個別の前記第1のダイおよび前記第2のダイの周りに成形された複数のモールド樹脂リムであり、前記1つ又は複数のビアは、前記複数のモールド樹脂リムの少なくとも1つを貫通して延伸する、
請求項23に記載の積層半導体デバイス。 - 前記第1のダイおよび前記第2のダイの各々の上方に形成され、前記1つ又は複数のリムを含む複数の誘電性部分を更に備え、
前記1つ又は複数のビアは、前記複数の誘電性部分を貫通して延伸する、
請求項23または24に記載の積層半導体デバイス。 - 前記1つ又は複数のビアは、前記第1のダイおよび前記第2のダイから横方向に離間される、
請求項23から25のいずれか一項に記載の積層半導体デバイス。 - 前記第2のダイと、前記第2のダイの前記リムとの上方を延伸する第2の再分配層を更に備える、
請求項23から26のいずれか一項に記載の積層半導体デバイス。 - 前記第1の再分配層および前記第2の再分配層は、前記第1のダイおよび前記第2のダイの個別の複数の専有領域の上方を超えて延伸する複数の導電性トレースのファンアウト構成を提供し、前記1つ又は複数のビアは、前記第1の再分配層および前記第2の再分配層と通信する、
請求項27に記載の積層半導体デバイス。 - 前記複数のビアは、前記第1のダイの上方に前記第2のダイを積層した後に、前記個別の複数のリムの少なくとも1つに形成される、複数の開けられたビアである、
請求項23から28のいずれか一項に記載の積層半導体デバイス。 - 前記第1のダイおよび前記第2のダイを含む複数のダイを更に備え、
前記複数のリムは、前記複数のダイの各々から横方向に延伸し、前記複数のダイは積層構成であり、前記1つ又は複数のビアは、前記複数のダイの前記個別の複数のリムの少なくとも2つを貫通して延伸する、
請求項23から29のいずれか一項に記載の積層半導体デバイス。 - 前記第2のダイは、前記第1のダイに対して互い違いにされ、前記第2のダイは、前記互い違いにすることによる、少なくとも1つの露出ボンドパッドを含む、
請求項23から30のいずれか一項に記載の積層半導体デバイス。 - 前記1つ又は複数のビアは、前記第1のダイの前記リムを貫通して前記第2のダイの前記少なくとも1つの露出ボンドパッドへと延伸する、
請求項31に記載の積層半導体デバイス。
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2017157232A JP6961885B2 (ja) | 2013-09-27 | 2017-08-16 | 半導体組立体及び半導体組立体の製造方法 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/CN2013/084498 WO2015042886A1 (en) | 2013-09-27 | 2013-09-27 | Method for interconnecting stacked semiconductor devices |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2017157232A Division JP6961885B2 (ja) | 2013-09-27 | 2017-08-16 | 半導体組立体及び半導体組立体の製造方法 |
Publications (1)
Publication Number | Publication Date |
---|---|
JP2016530720A true JP2016530720A (ja) | 2016-09-29 |
Family
ID=51901209
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2016533775A Pending JP2016530720A (ja) | 2013-09-27 | 2013-09-27 | 複数の積層半導体デバイスを相互接続する方法 |
Country Status (10)
Country | Link |
---|---|
US (6) | US9627358B2 (ja) |
EP (1) | EP3050101B1 (ja) |
JP (1) | JP2016530720A (ja) |
KR (2) | KR101834096B1 (ja) |
BR (2) | BR112016004369B1 (ja) |
DE (1) | DE102014113299B4 (ja) |
GB (1) | GB2520405B (ja) |
RU (1) | RU2629904C2 (ja) |
TW (2) | TWI627688B (ja) |
WO (1) | WO2015042886A1 (ja) |
Families Citing this family (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101834096B1 (ko) | 2013-09-27 | 2018-03-02 | 인텔 코포레이션 | 적층된 반도체 디바이스를 상호연결하는 방법 |
CN107305861B (zh) * | 2016-04-25 | 2019-09-03 | 晟碟信息科技(上海)有限公司 | 半导体装置及其制造方法 |
US10204884B2 (en) * | 2016-06-29 | 2019-02-12 | Intel Corporation | Multichip packaging for dice of different sizes |
CN107611099B (zh) * | 2016-07-12 | 2020-03-24 | 晟碟信息科技(上海)有限公司 | 包括多个半导体裸芯的扇出半导体装置 |
US20180096946A1 (en) * | 2016-09-30 | 2018-04-05 | Intel Corporation | Semiconductor packages having a fiducial marker and methods for aligning tools relative to the fiducial marker |
CN109643702A (zh) * | 2016-10-01 | 2019-04-16 | 英特尔公司 | 电子器件封装 |
KR102647620B1 (ko) * | 2016-12-23 | 2024-03-13 | 인텔 코포레이션 | 시스템 인 패키지 장치 내의 메모리 모듈 및 그 조립 방법과 컴퓨팅 시스템 |
US10332899B2 (en) * | 2017-09-29 | 2019-06-25 | Intel Corporation | 3D package having edge-aligned die stack with direct inter-die wire connections |
KR102652872B1 (ko) | 2018-09-04 | 2024-04-02 | 삼성전자주식회사 | 반도체 패키지 |
CN110444534A (zh) * | 2019-07-17 | 2019-11-12 | 上海先方半导体有限公司 | 一种多层芯片封装结构及制备方法 |
US11527508B2 (en) * | 2020-03-03 | 2022-12-13 | Micron Technology, Inc. | Apparatuses and methods for coupling a plurality of semiconductor devices |
CN114497026A (zh) * | 2021-12-07 | 2022-05-13 | 南通通富微电子有限公司 | 一种扇出型封装器件及其制备方法 |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2006027981A1 (ja) * | 2004-09-08 | 2006-03-16 | Matsushita Electric Industrial Co., Ltd. | 立体的電子回路装置とそれを用いた電子機器およびその製造方法 |
US20090134528A1 (en) * | 2007-11-28 | 2009-05-28 | Samsung Electronics Co, Ltd. | Semiconductor package, electronic device including the semiconductor package, and method of manufacturing the semiconductor package |
WO2010111825A1 (en) * | 2009-03-30 | 2010-10-07 | Hong Kong Applied Science And Technology Research Institute Co., Ltd. | Electronic package and method of fabrication thereof |
JP2013162071A (ja) * | 2012-02-08 | 2013-08-19 | J Devices:Kk | 半導体装置及びその製造方法 |
Family Cites Families (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB1417060A (en) | 1972-10-19 | 1975-12-10 | Ajinomoto Kk | Racemization of optically active n-acyl amino acids |
JP3965548B2 (ja) | 2001-02-23 | 2007-08-29 | 株式会社日立製作所 | 駆動回路および画像表示装置 |
JP2003163324A (ja) | 2001-11-27 | 2003-06-06 | Nec Corp | ユニット半導体装置及びその製造方法並びに3次元積層型半導体装置 |
US8278751B2 (en) * | 2005-02-08 | 2012-10-02 | Micron Technology, Inc. | Methods of adhering microfeature workpieces, including a chip, to a support member |
KR100914977B1 (ko) | 2007-06-18 | 2009-09-02 | 주식회사 하이닉스반도체 | 스택 패키지의 제조 방법 |
KR20090007120A (ko) | 2007-07-13 | 2009-01-16 | 삼성전자주식회사 | 봉지부를 통하여 재배선을 달성하는 웨이퍼 레벨 적층형패키지 및 그 제조방법 |
JP2009027068A (ja) | 2007-07-23 | 2009-02-05 | Alps Electric Co Ltd | 半導体装置 |
FR2923081B1 (fr) | 2007-10-26 | 2009-12-11 | 3D Plus | Procede d'interconnexion verticale de modules electroniques 3d par des vias. |
KR20090007120U (ko) | 2008-01-10 | 2009-07-15 | (주)온다 | 진공가열실을 형성한 히터실을 구비한 히트파이프 |
US20100193930A1 (en) | 2009-02-02 | 2010-08-05 | Samsung Electronics Co., Ltd. | Multi-chip semiconductor devices having conductive vias and methods of forming the same |
US8194411B2 (en) * | 2009-03-31 | 2012-06-05 | Hong Kong Applied Science and Technology Research Institute Co. Ltd | Electronic package with stacked modules with channels passing through metal layers of the modules |
KR20100114421A (ko) | 2009-04-15 | 2010-10-25 | 삼성전자주식회사 | 적층 패키지 |
CN101866915B (zh) | 2009-04-15 | 2015-08-19 | 三星电子株式会社 | 集成电路装置及其操作方法、存储器存储装置及电子系统 |
KR20110107989A (ko) | 2010-03-26 | 2011-10-05 | 주식회사 하이닉스반도체 | 적층 반도체 패키지 형성방법 |
KR101124568B1 (ko) | 2010-05-31 | 2012-03-16 | 주식회사 하이닉스반도체 | 반도체 칩, 이를 포함하는 적층 칩 구조의 반도체 패키지 |
US8373280B2 (en) * | 2010-09-01 | 2013-02-12 | Oracle America, Inc. | Manufacturing fixture for a ramp-stack chip package using solder for coupling a ramp component |
RU2461911C2 (ru) | 2010-11-30 | 2012-09-20 | Российская Федерация, От Имени Которой Выступает Министерство Промышленности И Торговли Российской Федерации | Многокристальный модуль |
US9177944B2 (en) | 2010-12-03 | 2015-11-03 | Xilinx, Inc. | Semiconductor device with stacked power converter |
US8389333B2 (en) | 2011-05-26 | 2013-03-05 | Stats Chippac, Ltd. | Semiconductor device and method of forming EWLB package containing stacked semiconductor die electrically connected through conductive vias formed in encapsulant around die |
US20130154106A1 (en) * | 2011-12-14 | 2013-06-20 | Broadcom Corporation | Stacked Packaging Using Reconstituted Wafers |
JP6961885B2 (ja) | 2013-09-27 | 2021-11-05 | インテル・コーポレーション | 半導体組立体及び半導体組立体の製造方法 |
KR101834096B1 (ko) | 2013-09-27 | 2018-03-02 | 인텔 코포레이션 | 적층된 반도체 디바이스를 상호연결하는 방법 |
CN107579011A (zh) | 2013-09-27 | 2018-01-12 | 英特尔公司 | 用于互连堆叠的半导体器件的方法 |
DE102014013299A1 (de) | 2014-09-05 | 2016-03-10 | Uwe Harenberg | Verfahren zur Schaffung einer lokalen Schutzzone in Außenreinigungsmaschinen in Verbingung mit Isolatoren zur aseptischen Herstellung von Arzneimitteln |
RU2664894C1 (ru) | 2017-08-14 | 2018-08-23 | Интел Корпорейшн | Способ соединения многоуровневых полупроводниковых устройств |
-
2013
- 2013-09-27 KR KR1020167004985A patent/KR101834096B1/ko active IP Right Grant
- 2013-09-27 EP EP13894419.4A patent/EP3050101B1/en active Active
- 2013-09-27 JP JP2016533775A patent/JP2016530720A/ja active Pending
- 2013-09-27 US US14/368,774 patent/US9627358B2/en active Active
- 2013-09-27 RU RU2016106996A patent/RU2629904C2/ru active
- 2013-09-27 BR BR112016004369-3A patent/BR112016004369B1/pt active IP Right Grant
- 2013-09-27 KR KR1020177032450A patent/KR102052255B1/ko active IP Right Grant
- 2013-09-27 WO PCT/CN2013/084498 patent/WO2015042886A1/en active Application Filing
- 2013-09-27 BR BR122017018407-5A patent/BR122017018407B1/pt active IP Right Grant
-
2014
- 2014-09-16 DE DE102014113299.8A patent/DE102014113299B4/de active Active
- 2014-09-25 TW TW105140663A patent/TWI627688B/zh active
- 2014-09-25 TW TW103133278A patent/TWI573206B/zh active
- 2014-09-26 GB GB1417060.9A patent/GB2520405B/en active Active
-
2017
- 2017-01-09 US US15/401,921 patent/US9899354B2/en active Active
-
2018
- 2018-01-03 US US15/861,288 patent/US10643975B2/en active Active
-
2020
- 2020-04-20 US US16/852,747 patent/US11024607B2/en active Active
-
2021
- 2021-05-03 US US17/246,982 patent/US11676944B2/en active Active
-
2023
- 2023-05-12 US US18/196,905 patent/US12033983B2/en active Active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2006027981A1 (ja) * | 2004-09-08 | 2006-03-16 | Matsushita Electric Industrial Co., Ltd. | 立体的電子回路装置とそれを用いた電子機器およびその製造方法 |
US20090134528A1 (en) * | 2007-11-28 | 2009-05-28 | Samsung Electronics Co, Ltd. | Semiconductor package, electronic device including the semiconductor package, and method of manufacturing the semiconductor package |
WO2010111825A1 (en) * | 2009-03-30 | 2010-10-07 | Hong Kong Applied Science And Technology Research Institute Co., Ltd. | Electronic package and method of fabrication thereof |
JP2013162071A (ja) * | 2012-02-08 | 2013-08-19 | J Devices:Kk | 半導体装置及びその製造方法 |
Also Published As
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US12033983B2 (en) | Method for interconnecting stacked semiconductor devices | |
US11107766B2 (en) | Substrate with embedded stacked through-silicon via die | |
US10381326B2 (en) | Structure and method for integrated circuits packaging with increased density | |
TWI732123B (zh) | 具有打線結合的多晶粒堆疊的積體電路封裝 | |
US20220384213A1 (en) | Method for forming chip package structure with molding layer | |
CN104051365A (zh) | 芯片布置以及用于制造芯片布置的方法 | |
CN104157619B (zh) | 一种新型PoP堆叠封装结构及其制造方法 | |
US20120193809A1 (en) | Integrated circuit device and method for preparing the same | |
JP6961885B2 (ja) | 半導体組立体及び半導体組立体の製造方法 | |
RU2664894C1 (ru) | Способ соединения многоуровневых полупроводниковых устройств | |
CN104517934B (zh) | 用于互连堆叠的半导体器件的方法 | |
US20140001629A1 (en) | Packaged semiconductor die and cte-engineering die pair | |
Huang et al. | 3D multi-chip integration and packaging technology for NAND flash memories | |
Hunt et al. | Synergy between 2.5/3d development and hybrid 3d wafer level fanout | |
Jin et al. | Advanced packaging solutions of next generation eWLB technology |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20160215 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20170321 |
|
A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20170620 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20170816 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20171226 |
|
A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20180326 |
|
A601 | Written request for extension of time |
Free format text: JAPANESE INTERMEDIATE CODE: A601 Effective date: 20180528 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20180626 |
|
A02 | Decision of refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A02 Effective date: 20180807 |