US8389333B2 - Semiconductor device and method of forming EWLB package containing stacked semiconductor die electrically connected through conductive vias formed in encapsulant around die - Google Patents
Semiconductor device and method of forming EWLB package containing stacked semiconductor die electrically connected through conductive vias formed in encapsulant around die Download PDFInfo
- Publication number
- US8389333B2 US8389333B2 US13/116,328 US201113116328A US8389333B2 US 8389333 B2 US8389333 B2 US 8389333B2 US 201113116328 A US201113116328 A US 201113116328A US 8389333 B2 US8389333 B2 US 8389333B2
- Authority
- US
- United States
- Prior art keywords
- semiconductor die
- encapsulant
- electrically connected
- forming
- semiconductor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 310
- 239000008393 encapsulating agent Substances 0.000 title claims abstract description 134
- 238000000034 method Methods 0.000 title claims description 51
- 238000000151 deposition Methods 0.000 claims description 23
- 238000004519 manufacturing process Methods 0.000 claims description 20
- 239000000463 material Substances 0.000 description 30
- 230000008569 process Effects 0.000 description 28
- 230000006870 function Effects 0.000 description 21
- HCWZEPKLWVAEOV-UHFFFAOYSA-N 2,2',5,5'-tetrachlorobiphenyl Chemical compound ClC1=CC=C(Cl)C(C=2C(=CC=C(Cl)C=2)Cl)=C1 HCWZEPKLWVAEOV-UHFFFAOYSA-N 0.000 description 15
- 238000007772 electroless plating Methods 0.000 description 14
- 238000009713 electroplating Methods 0.000 description 14
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 13
- 238000005229 chemical vapour deposition Methods 0.000 description 13
- 238000004806 packaging method and process Methods 0.000 description 13
- 238000005240 physical vapour deposition Methods 0.000 description 13
- 238000007639 printing Methods 0.000 description 13
- 239000011135 tin Substances 0.000 description 13
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 12
- 239000004020 conductor Substances 0.000 description 12
- 239000010949 copper Substances 0.000 description 12
- 239000010931 gold Substances 0.000 description 12
- 238000001465 metallisation Methods 0.000 description 12
- 229910052782 aluminium Inorganic materials 0.000 description 11
- 229910052802 copper Inorganic materials 0.000 description 11
- 229910052737 gold Inorganic materials 0.000 description 11
- 238000000465 moulding Methods 0.000 description 11
- 229910052759 nickel Inorganic materials 0.000 description 11
- 229920002120 photoresistant polymer Polymers 0.000 description 11
- 229910052709 silver Inorganic materials 0.000 description 11
- 229910052718 tin Inorganic materials 0.000 description 11
- 238000013461 design Methods 0.000 description 10
- 239000010944 silver (metal) Substances 0.000 description 10
- 239000000945 filler Substances 0.000 description 9
- 239000000758 substrate Substances 0.000 description 9
- 239000003990 capacitor Substances 0.000 description 8
- 229920000642 polymer Polymers 0.000 description 8
- 238000012545 processing Methods 0.000 description 8
- 238000004528 spin coating Methods 0.000 description 8
- 238000002955 isolation Methods 0.000 description 7
- 238000000059 patterning Methods 0.000 description 7
- 238000004544 sputter deposition Methods 0.000 description 7
- 229910052581 Si3N4 Inorganic materials 0.000 description 6
- 238000005530 etching Methods 0.000 description 6
- 230000003647 oxidation Effects 0.000 description 6
- 238000007254 oxidation reaction Methods 0.000 description 6
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 6
- BPUBBGLMJRNUCC-UHFFFAOYSA-N oxygen(2-);tantalum(5+) Chemical compound [O-2].[O-2].[O-2].[O-2].[O-2].[Ta+5].[Ta+5] BPUBBGLMJRNUCC-UHFFFAOYSA-N 0.000 description 6
- 235000012239 silicon dioxide Nutrition 0.000 description 6
- 239000000377 silicon dioxide Substances 0.000 description 6
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 6
- PBCFLUZVCVVTBY-UHFFFAOYSA-N tantalum pentoxide Inorganic materials O=[Ta](=O)O[Ta](=O)=O PBCFLUZVCVVTBY-UHFFFAOYSA-N 0.000 description 6
- 150000001875 compounds Chemical class 0.000 description 5
- 239000003822 epoxy resin Substances 0.000 description 5
- 239000007788 liquid Substances 0.000 description 5
- 238000002161 passivation Methods 0.000 description 5
- 229920000647 polyepoxide Polymers 0.000 description 5
- 238000005245 sintering Methods 0.000 description 5
- 238000005507 spraying Methods 0.000 description 5
- -1 SiON Chemical compound 0.000 description 4
- 239000000853 adhesive Substances 0.000 description 4
- 230000001070 adhesive effect Effects 0.000 description 4
- 230000005684 electric field Effects 0.000 description 4
- 230000015654 memory Effects 0.000 description 4
- 229910000679 solder Inorganic materials 0.000 description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 230000015572 biosynthetic process Effects 0.000 description 3
- 238000004891 communication Methods 0.000 description 3
- 239000002131 composite material Substances 0.000 description 3
- 239000000356 contaminant Substances 0.000 description 3
- 230000008021 deposition Effects 0.000 description 3
- 230000007613 environmental effect Effects 0.000 description 3
- 238000003475 lamination Methods 0.000 description 3
- 238000003698 laser cutting Methods 0.000 description 3
- 239000011133 lead Substances 0.000 description 3
- 238000005498 polishing Methods 0.000 description 3
- 239000000047 product Substances 0.000 description 3
- KCTAWXVAICEBSD-UHFFFAOYSA-N prop-2-enoyloxy prop-2-eneperoxoate Chemical compound C=CC(=O)OOOC(=O)C=C KCTAWXVAICEBSD-UHFFFAOYSA-N 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- 238000001721 transfer moulding Methods 0.000 description 3
- 230000009471 action Effects 0.000 description 2
- 238000005520 cutting process Methods 0.000 description 2
- 238000000708 deep reactive-ion etching Methods 0.000 description 2
- 238000005553 drilling Methods 0.000 description 2
- 230000005496 eutectics Effects 0.000 description 2
- 230000008020 evaporation Effects 0.000 description 2
- 238000001704 evaporation Methods 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 239000010408 film Substances 0.000 description 2
- 239000012535 impurity Substances 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 239000005022 packaging material Substances 0.000 description 2
- 238000000206 photolithography Methods 0.000 description 2
- 238000007650 screen-printing Methods 0.000 description 2
- 239000002904 solvent Substances 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- 230000001131 transforming effect Effects 0.000 description 2
- FRWYFWZENXDZMU-UHFFFAOYSA-N 2-iodoquinoline Chemical compound C1=CC=CC2=NC(I)=CC=C21 FRWYFWZENXDZMU-UHFFFAOYSA-N 0.000 description 1
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 1
- 239000004593 Epoxy Substances 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- GPXJNWSHGFTCBW-UHFFFAOYSA-N Indium phosphide Chemical compound [In]#P GPXJNWSHGFTCBW-UHFFFAOYSA-N 0.000 description 1
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- OFLYIWITHZJFLS-UHFFFAOYSA-N [Si].[Au] Chemical compound [Si].[Au] OFLYIWITHZJFLS-UHFFFAOYSA-N 0.000 description 1
- 239000003082 abrasive agent Substances 0.000 description 1
- 230000006978 adaptation Effects 0.000 description 1
- 238000004026 adhesive bonding Methods 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- LTPBRCUWZOMYOC-UHFFFAOYSA-N beryllium oxide Inorganic materials O=[Be] LTPBRCUWZOMYOC-UHFFFAOYSA-N 0.000 description 1
- 229910052797 bismuth Inorganic materials 0.000 description 1
- 230000001413 cellular effect Effects 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 238000003486 chemical etching Methods 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 239000007795 chemical reaction product Substances 0.000 description 1
- 230000006835 compression Effects 0.000 description 1
- 238000007906 compression Methods 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 238000009792 diffusion process Methods 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 230000005611 electricity Effects 0.000 description 1
- 230000004907 flux Effects 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 238000000227 grinding Methods 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 238000005468 ion implantation Methods 0.000 description 1
- 230000001788 irregular Effects 0.000 description 1
- 229910052745 lead Inorganic materials 0.000 description 1
- 230000008018 melting Effects 0.000 description 1
- 238000002844 melting Methods 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 239000012778 molding material Substances 0.000 description 1
- 239000002245 particle Substances 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- 239000004332 silver Substances 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
- 238000000427 thin-film deposition Methods 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- 238000012876 topography Methods 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
- 230000000007 visual effect Effects 0.000 description 1
- 239000013585 weight reducing agent Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/561—Batch processing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/565—Moulds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L24/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L24/80 - H01L24/90
- H01L24/92—Specific sequence of method steps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/96—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being encapsulated in a common layer, e.g. neo-wafer or pseudo-wafer, said common layer being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04105—Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/12105—Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
- H01L2224/2401—Structure
- H01L2224/24011—Deposited, e.g. MCM-D type
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
- H01L2224/241—Disposition
- H01L2224/24105—Connecting bonding areas at different heights
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
- H01L2224/241—Disposition
- H01L2224/24135—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/24145—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
- H01L2224/24146—Connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked the HDI interconnect connecting to the same level of the lower semiconductor or solid-state body at which the upper semiconductor or solid-state body is mounted
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L2224/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L2224/24—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of an individual high density interconnect connector
- H01L2224/245—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32135—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/32145—Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73267—Layer and HDI connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
- H01L2224/82009—Pre-treatment of the connector or the bonding area
- H01L2224/8203—Reshaping, e.g. forming vias
- H01L2224/82031—Reshaping, e.g. forming vias by chemical means, e.g. etching, anodisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
- H01L2224/82009—Pre-treatment of the connector or the bonding area
- H01L2224/8203—Reshaping, e.g. forming vias
- H01L2224/82035—Reshaping, e.g. forming vias by heating means
- H01L2224/82039—Reshaping, e.g. forming vias by heating means using a laser
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
- H01L2224/821—Forming a build-up interconnect
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/922—Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
- H01L2224/9222—Sequential connecting processes
- H01L2224/92242—Sequential connecting processes the first connecting process involving a layer connector
- H01L2224/92244—Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a build-up interconnect
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/94—Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/96—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being encapsulated in a common layer, e.g. neo-wafer or pseudo-wafer, said common layer being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1017—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
- H01L2225/1035—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the device being entirely enclosed by the support, e.g. high-density interconnect [HDI]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/19—Manufacturing methods of high density interconnect preforms
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/18—High density interconnect [HDI] connectors; Manufacturing methods related thereto
- H01L24/23—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process
- H01L24/25—Structure, shape, material or disposition of the high density interconnect connectors after the connecting process of a plurality of high density interconnect connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01047—Silver [Ag]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01049—Indium [In]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01073—Tantalum [Ta]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01074—Tungsten [W]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01082—Lead [Pb]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/0132—Binary Alloys
- H01L2924/01322—Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12041—LED
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12042—LASER
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
- H01L2924/13091—Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
Definitions
- the present invention relates in general to semiconductor devices and, more particularly, to a semiconductor device and method of forming an eWLB semiconductor package containing stacked semiconductor die electrically connected through conductive vias formed in an encapsulant around each of the semiconductor die.
- Semiconductor devices are commonly found in modern electronic products. Semiconductor devices vary in the number and density of electrical components. Discrete semiconductor devices generally contain one type of electrical component, e.g., light emitting diode (LED), small signal transistor, resistor, capacitor, inductor, and power metal oxide semiconductor field effect transistor (MOSFET). Integrated semiconductor devices typically contain hundreds to millions of electrical components. Examples of integrated semiconductor devices include microcontrollers, microprocessors, charged-coupled devices (CCDs), solar cells, and digital micro-mirror devices (DMDs).
- LED light emitting diode
- MOSFET power metal oxide semiconductor field effect transistor
- Semiconductor devices perform a wide range of functions such as signal processing, high-speed calculations, transmitting and receiving electromagnetic signals, controlling electronic devices, transforming sunlight to electricity, and creating visual projections for television displays.
- Semiconductor devices are found in the fields of entertainment, communications, power conversion, networks, computers, and consumer products. Semiconductor devices are also found in military applications, aviation, automotive, industrial controllers, and office equipment.
- Semiconductor devices exploit the electrical properties of semiconductor materials.
- the atomic structure of semiconductor material allows its electrical conductivity to be manipulated by the application of an electric field or base current or through the process of doping. Doping introduces impurities into the semiconductor material to manipulate and control the conductivity of the semiconductor device.
- a semiconductor device contains active and passive electrical structures.
- Active structures including bipolar and field effect transistors, control the flow of electrical current. By varying levels of doping and application of an electric field or base current, the transistor either promotes or restricts the flow of electrical current.
- Passive structures including resistors, capacitors, and inductors, create a relationship between voltage and current necessary to perform a variety of electrical functions.
- the passive and active structures are electrically connected to form circuits, which enable the semiconductor device to perform high-speed calculations and other useful functions.
- Front-end manufacturing involves the formation of a plurality of die on the surface of a semiconductor wafer.
- Each semiconductor die is typically identical and contains circuits formed by electrically connecting active and passive components.
- Back-end manufacturing involves singulating individual semiconductor die from the finished wafer and packaging the die to provide structural support and environmental isolation.
- semiconductor die refers to both the singular and plural form of the words, and accordingly can refer to both a single semiconductor device and multiple semiconductor devices.
- One goal of semiconductor manufacturing is to produce smaller semiconductor devices. Smaller devices typically consume less power, have higher performance, and can be produced more efficiently. In addition, smaller semiconductor devices have a smaller footprint, which is desirable for smaller end products.
- a smaller semiconductor die size can be achieved by improvements in the front-end process resulting in semiconductor die with smaller, higher density active and passive components. Back-end processes may result in semiconductor device packages with a smaller footprint by improvements in electrical interconnection and packaging materials.
- Semiconductor die are commonly stacked or otherwise require vertical z-direction interconnect capability.
- the stacked semiconductor die are electrically connected with bond wires, bumps, or conductive vias formed through the semiconductor die or encapsulant.
- the vertical interconnect between semiconductor die consumes space and increases the overall height of the package, as well as imposing higher manufacturing costs.
- the present invention is a method of making a semiconductor device comprising the steps of providing a first semiconductor die, depositing a first encapsulant around the first semiconductor die, forming a first insulating layer over the first semiconductor die and first encapsulant, forming a first conductive layer over the first insulating layer and first encapsulant electrically connected to a contact pad of the first semiconductor die, mounting a second semiconductor die to the first insulating layer and first conductive layer, depositing a second encapsulant around the second semiconductor die, forming a second insulating layer over the second semiconductor die and second encapsulant, forming a second conductive layer over the second insulating layer and second encapsulant electrically connected to a contact pad of the second semiconductor die, and forming a plurality of conductive vias continuously through the first and second encapsulants outside a footprint of the first and second semiconductor die electrically connected to the first
- the present invention is a method of making a semiconductor device comprising the steps of providing a first semiconductor die, depositing a first encapsulant around the first semiconductor die, forming a first conductive layer over the first semiconductor die and first encapsulant electrically connected to a contact pad of the first semiconductor die, mounting a second semiconductor die to the first semiconductor die, depositing a second encapsulant around the second semiconductor die, forming a second conductive layer over the second semiconductor die and second encapsulant electrically connected to a contact pad of the second semiconductor die, and forming a plurality of conductive vias through the first and second encapsulants outside a footprint of the first and second semiconductor die electrically connected to the first and second conductive layers.
- the present invention is a method of making a semiconductor device comprising the steps of providing a first semiconductor die, depositing a first encapsulant around the first semiconductor die, mounting a second semiconductor die to the first semiconductor die, depositing a second encapsulant around the second semiconductor die, and forming a plurality of conductive vias through the first and second encapsulants outside a footprint of the first and second semiconductor die.
- the present invention is a semiconductor device comprising a first semiconductor die and first encapsulant deposited around the first semiconductor die.
- a first insulating layer is formed over the first semiconductor die and first encapsulant.
- a first conductive layer is formed over the first insulating layer and electrically connected to a contact pad of the first semiconductor die.
- a second semiconductor die is mounted to first insulating layer and first conductive layer.
- a second encapsulant is deposited around the second semiconductor die.
- a second insulating layer is formed over the second semiconductor die and second encapsulant.
- a second conductive layer is formed over the second insulating layer and electrically connected to a contact pad of the second semiconductor die.
- a plurality of conductive vias is formed through the first and second encapsulants outside a footprint of the first and second semiconductor die electrically connected to the first and second conductive layers.
- FIG. 1 illustrates a PCB with different types of packages mounted to its surface
- FIGS. 2 a - 2 c illustrate further detail of the representative semiconductor packages mounted to the PCB
- FIGS. 3 a - 3 c illustrate a semiconductor wafer with a plurality of semiconductor die separated by a saw street
- FIGS. 4 a - 4 s illustrate a process of forming an eWLB package containing stacked semiconductor die electrically connected through conductive vias formed in an encapsulant around each of the semiconductor die;
- FIG. 5 illustrates the eWLB package containing stacked semiconductor die electrically connected through conductive vias formed in an encapsulant around each of the semiconductor die;
- FIG. 6 illustrates a build-up interconnect structure formed over the eWLB package
- FIG. 7 illustrates a PoP arrangement with stacked eWLB packages mounted to a substrate
- FIGS. 8 a - 8 b illustrate a chase mold for depositing an encapsulant around the stacked semiconductor die.
- Front-end manufacturing involves the formation of a plurality of die on the surface of a semiconductor wafer.
- Each die on the wafer contains active and passive electrical components, which are electrically connected to form functional electrical circuits.
- Active electrical components such as transistors and diodes, have the ability to control the flow of electrical current.
- Passive electrical components such as capacitors, inductors, resistors, and transformers, create a relationship between voltage and current necessary to perform electrical circuit functions.
- Passive and active components are formed over the surface of the semiconductor wafer by a series of process steps including doping, deposition, photolithography, etching, and planarization.
- Doping introduces impurities into the semiconductor material by techniques such as ion implantation or thermal diffusion.
- the doping process modifies the electrical conductivity of semiconductor material in active devices, transforming the semiconductor material into an insulator, conductor, or dynamically changing the semiconductor material conductivity in response to an electric field or base current.
- Transistors contain regions of varying types and degrees of doping arranged as necessary to enable the transistor to promote or restrict the flow of electrical current upon the application of the electric field or base current.
- Active and passive components are formed by layers of materials with different electrical properties.
- the layers can be formed by a variety of deposition techniques determined in part by the type of material being deposited. For example, thin film deposition can involve chemical vapor deposition (CVD), physical vapor deposition (PVD), electrolytic plating, and electroless plating processes.
- CVD chemical vapor deposition
- PVD physical vapor deposition
- electrolytic plating electroless plating processes.
- Each layer is generally patterned to form portions of active components, passive components, or electrical connections between components.
- the layers can be patterned using photolithography, which involves the deposition of light sensitive material, e.g., photoresist, over the layer to be patterned.
- a pattern is transferred from a photomask to the photoresist using light.
- the portion of the photoresist pattern subjected to light is removed using a solvent, exposing portions of the underlying layer to be patterned.
- the portion of the photoresist pattern not subjected to light, the negative photoresist is removed using a solvent, exposing portions of the underlying layer to be patterned.
- the remainder of the photoresist is removed, leaving behind a patterned layer.
- some types of materials are patterned by directly depositing the material into the areas or voids formed by a previous deposition/etch process using techniques such as electroless and electrolytic plating.
- Planarization can be used to remove material from the surface of the wafer and produce a uniformly flat surface. Planarization involves polishing the surface of the wafer with a polishing pad. An abrasive material and corrosive chemical are added to the surface of the wafer during polishing. The combined mechanical action of the abrasive and corrosive action of the chemical removes any irregular topography, resulting in a uniformly flat surface.
- Back-end manufacturing refers to cutting or singulating the finished wafer into the individual die and then packaging the die for structural support and environmental isolation.
- the wafer is scored and broken along non-functional regions of the wafer called saw streets or scribes.
- the wafer is singulated using a laser cutting tool or saw blade.
- the individual semiconductor die are mounted to a package substrate that includes pins or contact pads for interconnection with other system components. Contact pads formed over the semiconductor die are then connected to contact pads within the package.
- the electrical connections can be made with solder bumps, stud bumps, conductive paste, or wirebonds.
- An encapsulant or other molding material is deposited over the package to provide physical support and electrical isolation.
- the finished package is then inserted into an electrical system and the functionality of the semiconductor device is made available to the other system components.
- FIG. 1 illustrates electronic device 50 having a chip carrier substrate or printed circuit board (PCB) 52 with a plurality of semiconductor packages mounted on its surface.
- Electronic device 50 can have one type of semiconductor package, or multiple types of semiconductor packages, depending on the application. The different types of semiconductor packages are shown in FIG. 1 for purposes of illustration.
- Electronic device 50 can be a stand-alone system that uses the semiconductor packages to perform one or more electrical functions.
- electronic device 50 can be a subcomponent of a larger system.
- electronic device 50 can be part of a cellular phone, personal digital assistant (PDA), digital video camera (DVC), or other electronic communication device.
- PDA personal digital assistant
- DVC digital video camera
- electronic device 50 can be a graphics card, network interface card, or other signal processing card that can be inserted into a computer.
- the semiconductor package can include microprocessors, memories, application specific integrated circuits (ASIC), logic circuits, analog circuits, RF circuits, discrete devices, or other semiconductor die or electrical components. Miniaturization and weight reduction are essential for these products to be accepted by the market. The distance between semiconductor devices must be decreased to achieve higher density.
- PCB 52 provides a general substrate for structural support and electrical interconnect of the semiconductor packages mounted on the PCB.
- Conductive signal traces 54 are formed over a surface or within layers of PCB 52 using evaporation, electrolytic plating, electroless plating, screen printing, or other suitable metal deposition process. Signal traces 54 provide for electrical communication between each of the semiconductor packages, mounted components, and other external system components. Traces 54 also provide power and ground connections to each of the semiconductor packages.
- a semiconductor device has two packaging levels.
- First level packaging is a technique for mechanically and electrically attaching the semiconductor die to an intermediate carrier.
- Second level packaging involves mechanically and electrically attaching the intermediate carrier to the PCB.
- a semiconductor device may only have the first level packaging where the die is mechanically and electrically mounted directly to the PCB.
- first level packaging including bond wire package 56 and flipchip 58
- second level packaging including ball grid array (BGA) 60 , bump chip carrier (BCC) 62 , dual in-line package (DIP) 64 , land grid array (LGA) 66 , multi-chip module (MCM) 68 , quad flat non-leaded package (QFN) 70 , and quad flat package 72 .
- BGA ball grid array
- BCC bump chip carrier
- DIP dual in-line package
- LGA land grid array
- MCM multi-chip module
- QFN quad flat non-leaded package
- quad flat package 72 quad flat package
- electronic device 50 includes a single attached semiconductor package, while other embodiments call for multiple interconnected packages.
- manufacturers can incorporate pre-made components into electronic devices and systems. Because the semiconductor packages include sophisticated functionality, electronic devices can be manufactured using cheaper components and a streamlined manufacturing process. The resulting devices are less likely to fail and less expensive to manufacture resulting in a lower cost for consumers.
- FIGS. 2 a - 2 c show exemplary semiconductor packages.
- FIG. 2 a illustrates further detail of DIP 64 mounted on PCB 52 .
- Semiconductor die 74 includes an active region containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and are electrically interconnected according to the electrical design of the die.
- the circuit can include one or more transistors, diodes, inductors, capacitors, resistors, and other circuit elements formed within the active region of semiconductor die 74 .
- Contact pads 76 are one or more layers of conductive material, such as aluminum (Al), copper (Cu), tin (Sn), nickel (Ni), gold (Au), or silver (Ag), and are electrically connected to the circuit elements formed within semiconductor die 74 .
- semiconductor die 74 is mounted to an intermediate carrier 78 using a gold-silicon eutectic layer or adhesive material such as thermal epoxy or epoxy resin.
- the package body includes an insulative packaging material such as polymer or ceramic.
- Conductor leads 80 and bond wires 82 provide electrical interconnect between semiconductor die 74 and PCB 52 .
- Encapsulant 84 is deposited over the package for environmental protection by preventing moisture and particles from entering the package and contaminating semiconductor die 74 or bond wires 82 .
- FIG. 2 b illustrates further detail of BCC 62 mounted on PCB 52 .
- Semiconductor die 88 is mounted to carrier 90 using an underfill or epoxy-resin adhesive material 92 .
- Bond wires 94 provide first level packaging interconnect between contact pads 96 and 98 .
- Molding compound or encapsulant 100 is deposited over semiconductor die 88 and bond wires 94 to provide physical support and electrical isolation for the device.
- Contact pads 102 are formed over a surface of PCB 52 using a suitable metal deposition process such as electrolytic plating or electroless plating to prevent oxidation.
- Contact pads 102 are electrically connected to one or more conductive signal traces 54 in PCB 52 .
- Bumps 104 are formed between contact pads 98 of BCC 62 and contact pads 102 of PCB 52 .
- semiconductor die 58 is mounted face down to intermediate carrier 106 with a flipchip style first level packaging.
- Active region 108 of semiconductor die 58 contains analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed according to the electrical design of the die.
- the circuit can include one or more transistors, diodes, inductors, capacitors, resistors, and other circuit elements within active region 108 .
- Semiconductor die 58 is electrically and mechanically connected to carrier 106 through bumps 110 .
- BGA 60 is electrically and mechanically connected to PCB 52 with a BGA style second level packaging using bumps 112 .
- Semiconductor die 58 is electrically connected to conductive signal traces 54 in PCB 52 through bumps 110 , signal lines 114 , and bumps 112 .
- a molding compound or encapsulant 116 is deposited over semiconductor die 58 and carrier 106 to provide physical support and electrical isolation for the device.
- the flipchip semiconductor device provides a short electrical conduction path from the active devices on semiconductor die 58 to conduction tracks on PCB 52 in order to reduce signal propagation distance, lower capacitance, and improve overall circuit performance.
- the semiconductor die 58 can be mechanically and electrically connected directly to PCB 52 using flipchip style first level packaging without intermediate carrier 106 .
- FIG. 3 a shows a semiconductor wafer 120 with a base substrate material 122 , such as silicon, germanium, gallium arsenide, indium phosphide, or silicon carbide, for structural support.
- a plurality of semiconductor die or components 124 is formed on wafer 120 separated by a non-active, inter-die wafer area or saw street 126 as described above.
- Saw street 126 provides cutting areas to singulate semiconductor wafer 120 into individual semiconductor die 124 .
- FIG. 3 b shows a cross-sectional view of a portion of semiconductor wafer 120 .
- Each semiconductor die 124 has a back surface 128 and active surface 130 containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and electrically interconnected according to the electrical design and function of the die.
- the circuit may include one or more transistors, diodes, and other circuit elements formed within active surface 130 to implement analog circuits or digital circuits, such as digital signal processor (DSP), ASIC, memory, or other signal processing circuit.
- DSP digital signal processor
- Semiconductor die 124 may also contain integrated passive devices (IPDs), such as inductors, capacitors, and resistors, for RF signal processing.
- IPDs integrated passive devices
- An electrically conductive layer 132 is formed over active surface 130 using PVD, CVD, electrolytic plating, electroless plating process, or other suitable metal deposition process.
- Conductive layer 132 can be one or more layers of Al, Cu, Sn, Ni, Au, Ag, or other suitable electrically conductive material.
- Conductive layer 132 operates as contact pads electrically connected to the circuits on active surface 130 .
- Contact pads 132 can be disposed side-by-side a first distance from the edge of semiconductor die 124 .
- contact pads 132 can be offset in multiple rows such that a first row of contact pads is disposed a first distance from the edge of the die, and a second row of contact pads alternating with the first row is disposed a second distance from the edge of the die.
- semiconductor wafer 120 is singulated through saw street 126 using a saw blade or laser cutting tool 134 into individual semiconductor die 124 .
- FIGS. 4 a - 4 s illustrate, in relation to FIGS. 1 and 2 a - 2 c , a process of forming an eWLB semiconductor package containing stacked semiconductor die electrically connected through conductive vias formed in an encapsulant around each of the semiconductor die.
- a substrate or carrier 136 contains temporary or sacrificial base material such as silicon, polymer, beryllium oxide, or other suitable low-cost, rigid material for structural support.
- An interface layer or double-sided tape 138 is formed over carrier 136 as a temporary adhesive bonding film or etch-stop layer.
- semiconductor die 124 from FIGS. 3 a - 3 c is positioned over interface layer 138 and carrier 146 with active surface 130 and conductive layer 132 oriented toward the carrier.
- FIG. 4 c shows semiconductor die 124 mounted to interface layer 138 and carrier 136 as part of a reconstituted or reconfigured wafer level package.
- an encapsulant or molding compound 140 is deposited over semiconductor die 124 and carrier 136 using a paste printing, compressive molding, transfer molding, liquid encapsulant molding, vacuum lamination, spin coating, or other suitable applicator.
- Encapsulant 140 can be polymer composite material, such as epoxy resin with filler, epoxy acrylate with filler, or polymer with proper filler. Encapsulant 140 is non-conductive and environmentally protects the semiconductor device from external elements and contaminants.
- carrier 136 and interface layer 138 are removed by chemical etching, mechanical peeling, CMP, mechanical grinding, thermal bake, UV light, laser scanning, or wet stripping to expose active surface 130 and conductive layer 132 .
- an insulating or passivation layer 142 is formed over active surface 130 and conductive layer 132 using PVD, CVD, printing, spin coating, spray coating, sintering or thermal oxidation.
- the insulating layer 142 contains one or more layers of silicon dioxide (SiO2), silicon nitride (Si3N4), silicon oxynitride (SiON), tantalum pentoxide (Ta2O5), aluminum oxide (Al2O3), or other material having similar insulating and structural properties.
- a portion of insulating layer 142 is removed by an etching process through a photoresist layer (not shown) to expose conductive layer 132 .
- an electrically conductive layer or redistribution layer (RDL) 144 is formed over insulating layer 142 and the exposed conductive layer 132 using a patterning and metal deposition process such as printing, PVD, CVD, sputtering, electrolytic plating, and electroless plating.
- Conductive layer 144 can be one or more layers of Al, Cu, Sn, Ni, Au, Ag, or other suitable electrically conductive material.
- One portion of conductive layer 144 is electrically connected to conductive layer 132 of semiconductor die 124 .
- Other portions of conductive layer 144 can be electrically common or electrically isolated depending on the design and function of semiconductor die 124 .
- conductive layer 144 extends outward from conductive layer 132 to redistribute electrical signals to a point over encapsulant 140 beyond a footprint of semiconductor die 124 .
- FIG. 4 h shows semiconductor die 146 originating from a semiconductor wafer similar to FIGS. 3 a - 3 c .
- Semiconductor die 146 has a back surface 148 and active surface 150 containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and electrically interconnected according to the electrical design and function of the die.
- the circuit may include one or more transistors, diodes, and other circuit elements formed within active surface 150 to implement analog circuits or digital circuits, such as DSP, ASIC, memory, or other signal processing circuit.
- IPDs such as inductors, capacitors, and resistors, for RF signal processing.
- a plurality of contact pads 152 is formed on active surface 150 electrically connected to the circuits on the active surface.
- Semiconductor die 146 may have the same size or electrical function as semiconductor die 124 , such as a memory device, or a different size or electrical function than semiconductor die 124 .
- Semiconductor die 146 is positioned over insulating layer 142 and conductive layer 144 with back surface 148 oriented toward insulating layer 142 over semiconductor die 124 .
- FIG. 4 i shows semiconductor die 146 mounted to insulating layer 142 and conductive layer 144 of semiconductor die 124 with die attach adhesive 154 as part of the reconstituted or reconfigured wafer level package.
- an encapsulant or molding compound 156 is deposited over semiconductor die 146 , insulating layer 142 , and conductive layer 144 using a paste printing, compressive molding, transfer molding, liquid encapsulant molding, vacuum lamination, spin coating, or other suitable applicator.
- Encapsulant 156 can be polymer composite material, such as epoxy resin with filler, epoxy acrylate with filler, or polymer with proper filler.
- encapsulant 140 is thicker than encapsulant 156 , as described in FIGS. 8 a - 8 b .
- Encapsulant 156 is non-conductive and environmentally protects the semiconductor device from external elements and contaminants.
- an insulating or passivation layer 158 is formed over active surface 150 and conductive layer 152 of semiconductor die 146 using PVD, CVD, printing, spin coating, spray coating, sintering or thermal oxidation.
- the insulating layer 158 contains one or more layers of SiO2, Si3N4, SiON, Ta2O5, Al2O3, or other material having similar insulating and structural properties. A portion of insulating layer 158 is removed by an etching process through a photoresist layer to expose conductive layer 152 .
- An electrically conductive layer or RDL 160 is formed over insulating layer 158 and the exposed conductive layer 152 using a patterning and metal deposition process such as printing, PVD, CVD, sputtering, electrolytic plating, and electroless plating.
- Conductive layer 160 can be one or more layers of Al, Cu, Sn, Ni, Au, Ag, or other suitable electrically conductive material.
- One portion of conductive layer 160 is electrically connected to conductive layer 152 of semiconductor die 146 .
- Other portions of conductive layer 160 can be electrically common or electrically isolated depending on the design and function of semiconductor die 146 .
- conductive layer 160 extends outward from conductive layer 152 to redistribute electrical signals to a point over encapsulant 156 beyond a footprint of semiconductor die 146 .
- FIG. 41 shows semiconductor die 166 originating from a semiconductor wafer similar to FIGS. 3 a - 3 c .
- Semiconductor die 166 has a back surface 168 and active surface 170 containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and electrically interconnected according to the electrical design and function of the die.
- the circuit may include one or more transistors, diodes, and other circuit elements formed within active surface 170 to implement analog circuits or digital circuits, such as DSP, ASIC, memory, or other signal processing circuit.
- Semiconductor die 166 may also contain IPDs, such as inductors, capacitors, and resistors, for RF signal processing.
- a plurality of contact pads 172 is formed on active surface 170 electrically connected to the circuits on the active surface.
- Semiconductor die 166 may have the same size or electrical function as semiconductor die 124 and 146 , such as a memory device, or a different size or electrical function than semiconductor die 124 and 146 .
- Semiconductor die 166 is positioned over insulating layer 158 and conductive layer 160 with back surface 168 oriented toward insulating layer 158 over semiconductor die 146 .
- FIG. 4 m shows semiconductor die 166 mounted to insulating layer 158 and conductive layer 160 of semiconductor die 146 with die attach adhesive 174 as part of the reconstituted or reconfigured wafer level package.
- an encapsulant or molding compound 176 is deposited over semiconductor die 166 , insulating layer 158 , and conductive layer 160 using a paste printing, compressive molding, transfer molding, liquid encapsulant molding, vacuum lamination, spin coating, or other suitable applicator.
- Encapsulant 176 can be polymer composite material, such as epoxy resin with filler, epoxy acrylate with filler, or polymer with proper filler.
- encapsulant 156 is thicker than encapsulant 176 , as described in FIGS. 8 a - 8 b .
- Encapsulant 176 is non-conductive and environmentally protects the semiconductor device from external elements and contaminants.
- an insulating or passivation layer 178 is formed over active surface 170 and conductive layer 172 of semiconductor die 166 using PVD, CVD, printing, spin coating, spray coating, sintering or thermal oxidation.
- the insulating layer 178 contains one or more layers of SiO2, Si3N4, SiON, Ta2O5, Al2O3, or other material having similar insulating and structural properties. A portion of insulating layer 178 is removed by an etching process through a photoresist layer to expose conductive layer 172 .
- An electrically conductive layer or RDL 180 is formed over insulating layer 178 and the exposed conductive layer 172 using a patterning and metal deposition process such as printing, PVD, CVD, sputtering, electrolytic plating, and electroless plating.
- Conductive layer 180 can be one or more layers of Al, Cu, Sn, Ni, Au, Ag, or other suitable electrically conductive material.
- One portion of conductive layer 180 is electrically connected to conductive layer 172 of semiconductor die 166 .
- Other portions of conductive layer 180 can be electrically common or electrically isolated depending on the design and function of semiconductor die 166 .
- conductive layer 180 extends outward from conductive layer 172 to redistribute electrical signals to a point over encapsulant 176 beyond a footprint of semiconductor die 166 .
- a plurality of vias is formed continuously through encapsulants 140 , 156 , and 176 , outside a footprint of semiconductor die 124 , 146 , and 166 , using laser drilling, mechanical drilling, or deep reactive ion etching (DRIE).
- the vias also extend through insulating layers 142 , 158 , and 178 , and conductive layer 144 , 160 , and 180 .
- the vias are filled with Al, Cu, Sn, Ni, Au, Ag, titanium (Ti), tungsten (W), poly-silicon, or other suitable electrically conductive material using electrolytic plating, electroless plating process, or other suitable metal deposition process to form z-direction vertical interconnect conductive vias 182 .
- Conductive vias 182 are electrically connected to conductive layer 144 , 160 , and 180 to route electrical signal between semiconductor die 124 , 146 , and 166 , as well as to external devices.
- conductive vias 183 are formed through individual encapsulant layers 140 , 156 , and 176 after each encapsulant is deposited, as shown in FIG. 4 q .
- conductive vias 183 are formed through encapsulant 140 , insulating layer 142 , and conductive layer 144 after the encapsulant is deposited in FIG. 4 g .
- Conductive vias 183 are formed through encapsulant 156 , insulating layer 158 , and conductive layer 160 after the encapsulant is deposited in FIG. 4 k .
- Conductive vias 183 are formed through encapsulant 176 , insulating layer 178 , and conductive layer 180 after the encapsulant is deposited in FIG. 4 o.
- Additional semiconductor die can be stacked within the reconstituted or reconfigured wafer level package and electrically connected through conductive vias 182 or 183 and conductive layers like 160 and 180 .
- a build-up interconnect structure 184 is formed over insulating layer 178 and conductive layer 180 of semiconductor die 166 .
- the build-up interconnect structure 184 can also be formed over insulating layer 158 and conductive layer 160 of semiconductor die 146 in a reconstituted or reconfigured wafer level package containing two stacked semiconductor die 124 and 146 .
- the build-up interconnect structure 184 includes electrically conductive layer or RDL 186 formed over insulating layer 178 using a patterning and metal deposition process such as sputtering, electrolytic plating, and electroless plating.
- Conductive layer 186 can be one or more layers of Al, Cu, Sn, Ni, Au, Ag, or other suitable electrically conductive material.
- One portion of conductive layer 186 is electrically connected to conductive layer 180 .
- Other portions of conductive layer 186 can be electrically common or electrically isolated depending on the design and function of semiconductor die 124 , 146 , and 166 .
- An insulating or passivation layer 188 is formed over insulating layer 178 and conductive layers 180 and 186 for electrical isolation using PVD, CVD, printing, spin coating, spray coating, sintering or thermal oxidation.
- the insulating layer 188 contains one or more layers of SiO2, Si3N4, SiON, Ta2O5, Al2O3, or other material having similar insulating and structural properties. A portion of insulating layer 188 is removed by an etching process through a photoresist layer to expose conductive layer 186 .
- an electrically conductive layer 190 is formed over insulating layer 188 and the exposed conductive layers 180 and 186 using a patterning and metal deposition process such as printing, PVD, CVD, sputtering, electrolytic plating, and electroless plating.
- Conductive layer 190 can be one or more layers of Al, Cu, Sn, Ni, Au, Ag, or other suitable electrically conductive material.
- Conductive layer 190 operates as an under bump metallization (UBM) layer electrically connected to conductive layers 180 and 186 and conductive vias 182 .
- UBM under bump metallization
- An electrically conductive bump material is deposited over build-up interconnect structure 184 and electrically connected to conductive layer 190 using an evaporation, electrolytic plating, electroless plating, ball drop, or screen printing process.
- the bump material can be Al, Sn, Ni, Au, Ag, Pb, Bi, Cu, solder, and combinations thereof, with an optional flux solution.
- the bump material can be eutectic Sn/Pb, high-lead solder, or lead-free solder.
- the bump material is bonded to conductive layer 190 using a suitable attachment or bonding process. In one embodiment, the bump material is reflowed by heating the material above its melting point to form spherical balls or bumps 192 .
- bumps 192 are reflowed a second time to improve electrical contact to conductive layer 190 .
- Bumps 192 can also be compression bonded to conductive layer 190 .
- Bumps 192 represent one type of interconnect structure that can be formed over conductive layer 190 .
- the interconnect structure can also use stud bump, micro bump, or other electrical interconnect.
- the reconstituted or reconfigured wafer level package is singulated through encapsulant 140 , 156 , and 166 between semiconductor die 124 , 146 , and 166 using a saw blade or laser cutting tool 196 into individual embedded wafer level ball grid array (eWLB) package 198 .
- eWLB embedded wafer level ball grid array
- FIG. 5 shows eWLB package 198 after singulation.
- the stacked semiconductor die 124 , 146 , and 166 are electrically connected through conductive layers 144 , 160 , and 180 , and conductive vias 182 formed through encapsulants 140 , 156 , and 176 outside a footprint of the stacked semiconductor die.
- the stacked semiconductor die 124 , 146 , and 166 can also be configured as a wafer level chip scale package (WLCSP).
- WLCSP wafer level chip scale package
- the build-up interconnect structure 184 enables electrical connection to external devices.
- Semiconductor die 124 , 146 , and 166 can have similar size or similar electrical function, e.g., memory devices, or different size or similar electrical function.
- Conductive layers 144 , 160 , and 180 , and conductive vias 182 of eWLB package 194 supports a high interconnect capacity.
- Each level of encapsulants 140 , 156 , and 176 may have a different thickness, e.g., encapsulant 140 thicker than encapsulant 156 , and encapsulant 156 thicker than encapsulant 176 .
- FIG. 6 shows another embodiment of eWLB semiconductor package 200 with a build-up interconnect structure 202 formed over encapsulant 140 of semiconductor die 124 , opposite build-up interconnect structure 184 , for package-on-package (PoP) applications.
- the build-up interconnect structure 202 includes electrically conductive layer or RDL 204 formed over encapsulant 140 using a patterning and metal deposition process such as sputtering, electrolytic plating, and electroless plating.
- Conductive layer 204 can be one or more layers of Al, Cu, Sn, Ni, Au, Ag, or other suitable electrically conductive material.
- One portion of conductive layer 204 is electrically connected to conductive vias 182 .
- Other portions of conductive layer 204 can be electrically common or electrically isolated depending on the design and function of semiconductor die 124 , 146 , and 166 .
- An insulating or passivation layer 206 is formed over encapsulant 140 and conductive layer 204 for electrical isolation using PVD, CVD, printing, spin coating, spray coating, sintering or thermal oxidation.
- the insulating layer 206 contains one or more layers of SiO2, Si3N4, SiON, Ta2O5, Al2O3, or other material having similar insulating and structural properties. A portion of insulating layer 206 is removed by an etching process through a photoresist layer to expose conductive layer 204 .
- An electrically conductive layer 208 is formed over insulating layer 206 and the exposed conductive layer 204 using a patterning and metal deposition process such as printing, PVD, CVD, sputtering, electrolytic plating, and electroless plating.
- Conductive layer 208 can be one or more layers of Al, Cu, Sn, Ni, Au, Ag, or other suitable electrically conductive material.
- Conductive layer 208 operates as a UBM layer electrically connected to conductive layer 204 .
- FIG. 7 shows a PoP arrangement 210 with two stacked eWLB or WLSCP semiconductor packages 200 , each containing stacked semiconductor die 124 , 146 , and 166 , electrically connected through conductive layers 144 , 160 , and 180 , conductive vias 182 , and build-up interconnect structures 184 and 202 .
- Bumps 192 of the upper eWLB are electrically connected to conductive layer 208 of the lower eWLB.
- the stacked eWLB packages 200 are mounted to substrate or PCB 212 with bumps 192 of the lower EWLB metallurgically and electrically connected to conductive traces 214 formed on the substrate.
- Semiconductor die 124 , 146 , and 166 can have similar size or similar electrical function, e.g., memory devices, or different size or similar electrical function.
- Conductive layers 144 , 160 , and 180 , and conductive vias 182 of eWLB package 194 support a high interconnect capacity.
- FIG. 8 a shows a chase mold 220 having an upper mold support 222 and lower mold support 224 are brought together to enclose an arrangement of stacked semiconductor die, such as the arrangement shown in FIG. 4 i with semiconductor die 146 mounted to semiconductor die 124 and encapsulant 140 formed around semiconductor die 124 .
- An open space 226 is provided around semiconductor die 146 .
- Compressible releasing film 228 conforms to active surface 150 of semiconductor die 146 to block formation of encapsulant on these surfaces.
- An encapsulant 156 in a liquid state is injected into one side of chase mold 220 with nozzle 230 while an optional vacuum assist 232 draws pressure from the opposite side to uniformly fill open space 226 around semiconductor die 146 with the encapsulant, as shown in FIG. 8 a .
- Encapsulant 156 is formed around semiconductor die 146 and cured, as shown in FIGS. 8 b and 4 j .
- open space 226 can be made more or less in height to determine the thickness of encapsulant 156 .
- encapsulant 140 is thicker than encapsulant 156 .
- Chase mold 220 can also be used to deposit encapsulant 176 around semiconductor die 166 in the arrangement of FIG. 4 m by using appropriately sized upper and lower mold supports.
- Encapsulant 176 in a liquid state is injected into one side of chase mold 220 while an optional vacuum draws pressure from the opposite side to uniformly fill the open space around semiconductor die 166 with the encapsulant, similar to FIG. 8 a .
- Encapsulant 176 is formed around semiconductor die 166 and cured, as shown in FIGS. 8 b and 4 n .
- the open space can be made more or less in height to determine the thickness of encapsulant 176 .
- encapsulant 156 is thicker than encapsulant 176 .
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
Claims (25)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/116,328 US8389333B2 (en) | 2011-05-26 | 2011-05-26 | Semiconductor device and method of forming EWLB package containing stacked semiconductor die electrically connected through conductive vias formed in encapsulant around die |
US13/732,150 US8921161B2 (en) | 2011-05-26 | 2012-12-31 | Semiconductor device and method of forming EWLB package containing stacked semiconductor die electrically connected through conductive vias formed in encapsulant around die |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/116,328 US8389333B2 (en) | 2011-05-26 | 2011-05-26 | Semiconductor device and method of forming EWLB package containing stacked semiconductor die electrically connected through conductive vias formed in encapsulant around die |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/732,150 Continuation US8921161B2 (en) | 2011-05-26 | 2012-12-31 | Semiconductor device and method of forming EWLB package containing stacked semiconductor die electrically connected through conductive vias formed in encapsulant around die |
Publications (2)
Publication Number | Publication Date |
---|---|
US20120299191A1 US20120299191A1 (en) | 2012-11-29 |
US8389333B2 true US8389333B2 (en) | 2013-03-05 |
Family
ID=47218703
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/116,328 Active US8389333B2 (en) | 2011-05-26 | 2011-05-26 | Semiconductor device and method of forming EWLB package containing stacked semiconductor die electrically connected through conductive vias formed in encapsulant around die |
US13/732,150 Active US8921161B2 (en) | 2011-05-26 | 2012-12-31 | Semiconductor device and method of forming EWLB package containing stacked semiconductor die electrically connected through conductive vias formed in encapsulant around die |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/732,150 Active US8921161B2 (en) | 2011-05-26 | 2012-12-31 | Semiconductor device and method of forming EWLB package containing stacked semiconductor die electrically connected through conductive vias formed in encapsulant around die |
Country Status (1)
Country | Link |
---|---|
US (2) | US8389333B2 (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130119559A1 (en) * | 2011-05-26 | 2013-05-16 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming EWLB Package Containing Stacked Semiconductor Die Electrically Connected through Conductive Vias Formed in Encapsulant Around Die |
US20140349008A1 (en) * | 2011-05-06 | 2014-11-27 | 3D Plus | Method for producing reconstituted wafers with support of the chips during their encapsulation |
US20150014860A1 (en) * | 2013-07-11 | 2015-01-15 | Samsung Electronics Co., Ltd. | Semiconductor chip connecting semiconductor package |
US9349708B2 (en) | 2014-06-05 | 2016-05-24 | Huawei Technologies Co., Ltd. | Chip stacked package structure and electronic device |
US9673183B2 (en) | 2015-07-07 | 2017-06-06 | Micron Technology, Inc. | Methods of making semiconductor device packages and related semiconductor device packages |
US10475741B2 (en) | 2015-04-14 | 2019-11-12 | Huawei Technologies Co., Ltd. | Chip |
US10490506B2 (en) | 2016-12-30 | 2019-11-26 | Huawei Technologies Co., Ltd. | Packaged chip and signal transmission method based on packaged chip |
US10665724B2 (en) | 2015-03-30 | 2020-05-26 | Lyten, Inc. | Method and apparatus for providing a transistor |
Families Citing this family (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9013037B2 (en) | 2011-09-14 | 2015-04-21 | Stmicroelectronics Pte Ltd. | Semiconductor package with improved pillar bump process and structure |
US8779601B2 (en) | 2011-11-02 | 2014-07-15 | Stmicroelectronics Pte Ltd | Embedded wafer level package for 3D and package-on-package applications, and method of manufacture |
US8916481B2 (en) * | 2011-11-02 | 2014-12-23 | Stmicroelectronics Pte Ltd. | Embedded wafer level package for 3D and package-on-package applications, and method of manufacture |
US20130154106A1 (en) * | 2011-12-14 | 2013-06-20 | Broadcom Corporation | Stacked Packaging Using Reconstituted Wafers |
KR101332916B1 (en) * | 2011-12-29 | 2013-11-26 | 주식회사 네패스 | Semiconductor package and method of manufacturing the same |
US8796139B2 (en) * | 2011-12-29 | 2014-08-05 | Stmicroelectronics Pte Ltd | Embedded wafer level ball grid array bar systems and methods |
US9159701B2 (en) * | 2013-09-17 | 2015-10-13 | Infineon Technologies Ag | Method of manufacturing a chip package, chip package, method of manufacturing a chip assembly and chip assembly |
CN104517934B (en) * | 2013-09-27 | 2017-09-12 | 英特尔公司 | Method for the semiconductor devices of interconnection stack |
BR122017018407B1 (en) | 2013-09-27 | 2022-09-20 | Intel Corporation | SEMICONDUCTOR ASSEMBLY AND PROCESS FOR PRODUCING A SEMICONDUCTOR ASSEMBLY |
US9595485B2 (en) * | 2014-06-26 | 2017-03-14 | Nxp Usa, Inc. | Microelectronic packages having embedded sidewall substrates and methods for the producing thereof |
US10236245B2 (en) * | 2016-03-23 | 2019-03-19 | Dyi-chung Hu | Package substrate with embedded circuit |
US9659911B1 (en) * | 2016-04-20 | 2017-05-23 | Powertech Technology Inc. | Package structure and manufacturing method thereof |
DE102016118990A1 (en) * | 2016-10-06 | 2018-04-12 | Osram Opto Semiconductors Gmbh | SENSOR |
DE102016118996A1 (en) | 2016-10-06 | 2018-04-12 | Osram Opto Semiconductors Gmbh | MANUFACTURE OF SENSORS |
CN112262469A (en) * | 2018-06-05 | 2021-01-22 | 派克泰克封装技术有限公司 | Semiconductor chip stack arrangement and semiconductor chip for producing such a semiconductor chip stack arrangement |
US11410973B2 (en) | 2019-10-17 | 2022-08-09 | Micron Technology, Inc. | Microelectronic device assemblies and packages and related methods and systems |
CN112687615A (en) * | 2019-10-17 | 2021-04-20 | 美光科技公司 | Microelectronic device assemblies, packages, and related methods |
CN112687614A (en) | 2019-10-17 | 2021-04-20 | 美光科技公司 | Microelectronic device assemblies and packages including multiple device stacks and related methods |
US11417819B2 (en) * | 2020-04-27 | 2022-08-16 | Microsoft Technology Licensing, Llc | Forming a bumpless superconductor device by bonding two substrates via a dielectric layer |
WO2021252188A1 (en) * | 2020-06-11 | 2021-12-16 | Micron Technology, Inc. | Methods for fabrication of microelectronic device packages and related packages and systems |
US20220262766A1 (en) * | 2021-02-12 | 2022-08-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Through-Dielectric Vias for Direct Connection and Method Forming Same |
US20230197585A1 (en) * | 2021-12-20 | 2023-06-22 | Infineon Technologies Ag | Semiconductor package interconnect and power connection by metallized structures on package body |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7045391B2 (en) | 2003-12-09 | 2006-05-16 | Advanced Semiconductor Engineering, Inc. | Multi-chips bumpless assembly package and manufacturing method thereof |
US20080029850A1 (en) | 2006-08-01 | 2008-02-07 | Qimonda Ag | Electrical through contact |
US20090079090A1 (en) | 2007-09-21 | 2009-03-26 | Infineon Technologies Ag | Stacked semiconductor chips |
US20090140408A1 (en) * | 2007-11-30 | 2009-06-04 | Taewoo Lee | Integrated circuit package-on-package system with stacking via interconnect |
US7855462B2 (en) | 2007-07-09 | 2010-12-21 | Micron Technology, Inc. | Packaged semiconductor assemblies and methods for manufacturing such assemblies |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI263313B (en) * | 2005-08-15 | 2006-10-01 | Phoenix Prec Technology Corp | Stack structure of semiconductor component embedded in supporting board |
US7781877B2 (en) * | 2007-08-07 | 2010-08-24 | Micron Technology, Inc. | Packaged integrated circuit devices with through-body conductive vias, and methods of making same |
US8072079B2 (en) * | 2008-03-27 | 2011-12-06 | Stats Chippac, Ltd. | Through hole vias at saw streets including protrusions or recesses for interconnection |
US8273604B2 (en) * | 2011-02-22 | 2012-09-25 | STAT ChipPAC, Ltd. | Semiconductor device and method of forming WLCSP structure using protruded MLP |
US8389333B2 (en) * | 2011-05-26 | 2013-03-05 | Stats Chippac, Ltd. | Semiconductor device and method of forming EWLB package containing stacked semiconductor die electrically connected through conductive vias formed in encapsulant around die |
-
2011
- 2011-05-26 US US13/116,328 patent/US8389333B2/en active Active
-
2012
- 2012-12-31 US US13/732,150 patent/US8921161B2/en active Active
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7045391B2 (en) | 2003-12-09 | 2006-05-16 | Advanced Semiconductor Engineering, Inc. | Multi-chips bumpless assembly package and manufacturing method thereof |
US20080029850A1 (en) | 2006-08-01 | 2008-02-07 | Qimonda Ag | Electrical through contact |
US7855462B2 (en) | 2007-07-09 | 2010-12-21 | Micron Technology, Inc. | Packaged semiconductor assemblies and methods for manufacturing such assemblies |
US20090079090A1 (en) | 2007-09-21 | 2009-03-26 | Infineon Technologies Ag | Stacked semiconductor chips |
US7858440B2 (en) * | 2007-09-21 | 2010-12-28 | Infineon Technologies Ag | Stacked semiconductor chips |
US20090140408A1 (en) * | 2007-11-30 | 2009-06-04 | Taewoo Lee | Integrated circuit package-on-package system with stacking via interconnect |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140349008A1 (en) * | 2011-05-06 | 2014-11-27 | 3D Plus | Method for producing reconstituted wafers with support of the chips during their encapsulation |
US9111688B2 (en) * | 2011-05-06 | 2015-08-18 | 3D Plus | Method for producing reconstituted wafers with support of the chips during their encapsulation |
US20130119559A1 (en) * | 2011-05-26 | 2013-05-16 | Stats Chippac, Ltd. | Semiconductor Device and Method of Forming EWLB Package Containing Stacked Semiconductor Die Electrically Connected through Conductive Vias Formed in Encapsulant Around Die |
US8921161B2 (en) * | 2011-05-26 | 2014-12-30 | Stats Chippac, Ltd. | Semiconductor device and method of forming EWLB package containing stacked semiconductor die electrically connected through conductive vias formed in encapsulant around die |
US20150014860A1 (en) * | 2013-07-11 | 2015-01-15 | Samsung Electronics Co., Ltd. | Semiconductor chip connecting semiconductor package |
US9159705B2 (en) * | 2013-07-11 | 2015-10-13 | Samsung Electronics Co., Ltd. | Semiconductor chip connecting semiconductor package |
US9349708B2 (en) | 2014-06-05 | 2016-05-24 | Huawei Technologies Co., Ltd. | Chip stacked package structure and electronic device |
US10665724B2 (en) | 2015-03-30 | 2020-05-26 | Lyten, Inc. | Method and apparatus for providing a transistor |
US10475741B2 (en) | 2015-04-14 | 2019-11-12 | Huawei Technologies Co., Ltd. | Chip |
US9673183B2 (en) | 2015-07-07 | 2017-06-06 | Micron Technology, Inc. | Methods of making semiconductor device packages and related semiconductor device packages |
US10115715B2 (en) | 2015-07-07 | 2018-10-30 | Micron Technology, Inc. | Methods of making semiconductor device packages and related semiconductor device packages |
US10490506B2 (en) | 2016-12-30 | 2019-11-26 | Huawei Technologies Co., Ltd. | Packaged chip and signal transmission method based on packaged chip |
Also Published As
Publication number | Publication date |
---|---|
US20130119559A1 (en) | 2013-05-16 |
US20120299191A1 (en) | 2012-11-29 |
US8921161B2 (en) | 2014-12-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8389333B2 (en) | Semiconductor device and method of forming EWLB package containing stacked semiconductor die electrically connected through conductive vias formed in encapsulant around die | |
US8466544B2 (en) | Semiconductor device and method of forming interposer and opposing build-up interconnect structure with connecting conductive TMV for electrical interconnect of Fo-WLCSP | |
US8993377B2 (en) | Semiconductor device and method of bonding different size semiconductor die at the wafer level | |
US8895440B2 (en) | Semiconductor die and method of forming Fo-WLCSP vertical interconnect using TSV and TMV | |
US9224647B2 (en) | Semiconductor device and method of forming TSV interposer with semiconductor die and build-up interconnect structure on opposing surfaces of the interposer | |
US9252032B2 (en) | Semiconductor device and method of stacking semiconductor die in mold laser package interconnected by bumps and conductive vias | |
US8896109B2 (en) | Semiconductor device and method of forming different height conductive pillars to electrically interconnect stacked laterally offset semiconductor die | |
US8518746B2 (en) | Semiconductor device and method of forming TSV semiconductor wafer with embedded semiconductor die | |
US8883561B2 (en) | Semiconductor device and method of embedding TSV semiconductor die within encapsulant with TMV for vertical interconnect in POP | |
US8076184B1 (en) | Semiconductor device and method of forming wafer-level multi-row etched leadframe with base leads and embedded semiconductor die | |
US8349658B2 (en) | Semiconductor device and method of forming conductive posts and heat sink over semiconductor die using leadframe | |
US8946870B2 (en) | Semiconductor device and method of forming stepped interconnect layer for stacked semiconductor die | |
US9385009B2 (en) | Semiconductor device and method of forming stacked vias within interconnect structure for Fo-WLCSP | |
US8384227B2 (en) | Semiconductor device and method of forming interposer frame electrically connected to embedded semiconductor die | |
US9190297B2 (en) | Semiconductor device and method of forming a stackable semiconductor package with vertically-oriented discrete electrical devices as interconnect structures | |
US8383457B2 (en) | Semiconductor device and method of forming interposer frame over semiconductor die to provide vertical interconnect | |
US9472427B2 (en) | Semiconductor device and method of forming leadframe with notched fingers for stacking semiconductor die |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: STATS CHIPPAC, LTD., SINGAPORE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CAMACHO, ZIGMUND R.;REEL/FRAME:026344/0911 Effective date: 20110526 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT, HONG KONG Free format text: SECURITY INTEREST;ASSIGNORS:STATS CHIPPAC, INC.;STATS CHIPPAC LTD.;REEL/FRAME:036288/0748 Effective date: 20150806 Owner name: CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY Free format text: SECURITY INTEREST;ASSIGNORS:STATS CHIPPAC, INC.;STATS CHIPPAC LTD.;REEL/FRAME:036288/0748 Effective date: 20150806 |
|
AS | Assignment |
Owner name: STATS CHIPPAC PTE. LTE., SINGAPORE Free format text: CHANGE OF NAME;ASSIGNOR:STATS CHIPPAC LTD.;REEL/FRAME:038378/0244 Effective date: 20160329 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
AS | Assignment |
Owner name: STATS CHIPPAC PTE. LTD. FORMERLY KNOWN AS STATS CH Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT;REEL/FRAME:051285/0318 Effective date: 20190503 Owner name: STATS CHIPPAC, INC., CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT;REEL/FRAME:051285/0318 Effective date: 20190503 Owner name: STATS CHIPPAC PTE. LTD. FORMERLY KNOWN AS STATS CHIPPAC LTD., SINGAPORE Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:CITICORP INTERNATIONAL LIMITED, AS COMMON SECURITY AGENT;REEL/FRAME:051285/0318 Effective date: 20190503 |
|
AS | Assignment |
Owner name: JCET SEMICONDUCTOR (SHAOXING) CO., LTD., CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:STATS CHIPPAC PTE. LTD.;REEL/FRAME:051365/0680 Effective date: 20191128 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
AS | Assignment |
Owner name: STATS CHIPPAC PTE. LTD., SINGAPORE Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE'S NAME ON THE COVER SHEET FROM STATS CHIPPAC PTE. LTE. TO STATS CHIPPAC PTE. LTD. PREVIOUSLY RECORDED ON REEL 038378 FRAME 0244. ASSIGNOR(S) HEREBY CONFIRMS THE CHANGE OF NAME;ASSIGNOR:STATS CHIPPAC LTD.;REEL/FRAME:065239/0786 Effective date: 20160329 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |