JP2005183990A - 電子デバイス及び電子デバイスを製造するための方法 - Google Patents
電子デバイス及び電子デバイスを製造するための方法 Download PDFInfo
- Publication number
- JP2005183990A JP2005183990A JP2004366903A JP2004366903A JP2005183990A JP 2005183990 A JP2005183990 A JP 2005183990A JP 2004366903 A JP2004366903 A JP 2004366903A JP 2004366903 A JP2004366903 A JP 2004366903A JP 2005183990 A JP2005183990 A JP 2005183990A
- Authority
- JP
- Japan
- Prior art keywords
- electrical contact
- exemplary embodiments
- present
- electronic device
- electrode
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000004519 manufacturing process Methods 0.000 title claims description 21
- 239000004065 semiconductor Substances 0.000 claims abstract description 62
- 239000000463 material Substances 0.000 claims description 29
- 230000005855 radiation Effects 0.000 claims description 18
- 238000010292 electrical insulation Methods 0.000 claims description 3
- 230000004888 barrier function Effects 0.000 abstract description 4
- 238000002347 injection Methods 0.000 abstract description 4
- 239000007924 injection Substances 0.000 abstract description 4
- 239000000243 solution Substances 0.000 abstract description 3
- 238000000034 method Methods 0.000 description 68
- 238000007639 printing Methods 0.000 description 12
- 239000002184 metal Substances 0.000 description 11
- 239000007788 liquid Substances 0.000 description 10
- 239000010409 thin film Substances 0.000 description 8
- 239000008393 encapsulating agent Substances 0.000 description 6
- 239000000758 substrate Substances 0.000 description 6
- 229910021417 amorphous silicon Inorganic materials 0.000 description 5
- 230000037230 mobility Effects 0.000 description 4
- 229920000642 polymer Polymers 0.000 description 4
- 238000012545 processing Methods 0.000 description 4
- 239000000654 additive Substances 0.000 description 3
- 230000000996 additive effect Effects 0.000 description 3
- 230000005669 field effect Effects 0.000 description 3
- 238000003491 array Methods 0.000 description 2
- 238000007641 inkjet printing Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000000059 patterning Methods 0.000 description 2
- 238000000206 photolithography Methods 0.000 description 2
- 239000002904 solvent Substances 0.000 description 2
- 230000004913 activation Effects 0.000 description 1
- 230000009286 beneficial effect Effects 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 239000002131 composite material Substances 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 230000006866 deterioration Effects 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 239000010408 film Substances 0.000 description 1
- 239000011368 organic material Substances 0.000 description 1
- 238000001020 plasma etching Methods 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 238000007650 screen-printing Methods 0.000 description 1
- 238000007740 vapor deposition Methods 0.000 description 1
- 238000005406 washing Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/417—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
- H01L29/41725—Source or drain electrodes for field effect devices
- H01L29/41733—Source or drain electrodes for field effect devices for thin film transistors with insulated gate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K10/00—Organic devices specially adapted for rectifying, amplifying, oscillating or switching; Organic capacitors or resistors having potential barriers
- H10K10/40—Organic transistors
- H10K10/46—Field-effect transistors, e.g. organic thin-film transistors [OTFT]
- H10K10/462—Insulated gate field-effect transistors [IGFETs]
- H10K10/466—Lateral bottom-gate IGFETs comprising only a single gate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K71/00—Manufacture or treatment specially adapted for the organic devices covered by this subclass
- H10K71/60—Forming conductive regions or layers, e.g. electrodes
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10K—ORGANIC ELECTRIC SOLID-STATE DEVICES
- H10K10/00—Organic devices specially adapted for rectifying, amplifying, oscillating or switching; Organic capacitors or resistors having potential barriers
- H10K10/40—Organic transistors
- H10K10/46—Field-effect transistors, e.g. organic thin-film transistors [OTFT]
- H10K10/462—Insulated gate field-effect transistors [IGFETs]
- H10K10/491—Vertical transistors, e.g. vertical carbon nanotube field effect transistors [CNT-FETs]
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Thin Film Transistor (AREA)
- Electrodes Of Semiconductors (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Devices For Indicating Variable Information By Combining Individual Elements (AREA)
- Electroluminescent Light Sources (AREA)
Abstract
【解決手段】 第1の電気的接点と、該第1の電気的接点の上に配置される誘電体層と、該誘電体層の上に配置される第2の電気的接点と、該第2の電気的接点の上に配置される半導体層と、該半導体層の上に配置される第3の電気的接点と、から構成される電子デバイスにおいて、第2及び第3の電気的接点の間の電流が、第1の電気的接点によって制御される。
【選択図】 図4
Description
例えば薄膜トランジスタなどの1部の有機電子デバイスの出力電流は、ソース及びドレイン接点における注入バリヤの存在により、デバイスの形状寸法に依存する。千鳥状の幾何学的配置を備えたデバイスは、接触抵抗の減少により、同一平面上の幾何学的配置を備えたデバイスより大きな出力電流を有することができる。しかしながら、同一平面上の幾何学的配置を備えたデバイスの製造は、千鳥状の幾何学的配置を供えたデバイスの製造より簡単であり、ディスプレイ用途に対しては好ましい。
Claims (3)
- 第1の電気的接点と、
前記第1の電気的接点の上に配置される誘電体層と、
前記誘電体層の上に配置される第2の電気的接点と、
前記第2の電気的接点の上に配置される半導体層と、
前記半導体層の上に配置される第3の電気的接点と、
を含み、
第2及び第3の電気的接点の間の電流が、前記第1の電気的接点によって制御される、
電子デバイス。 - 第1の電気的接点、誘電体層、及び、第2の電気的接点を形成することを含み、前記誘電体層が、第1及び第2の電気的接点の間に配置され、
前記誘電体層及び前記第1の電気的接点の上に電気絶縁層を形成することを含み、
前記第2の電気的接点、前記誘電体層、前記第1の電気的接点、及び前記電気絶縁層を、前記第1の電気的接点の側面からの放射線にあてることを含み、
放射線によって照射されなかった前記電気絶縁層の第2の部分を除去することを含み、
前記電気絶縁層の下にない前記電気絶縁層の一部の上に半導体材料を設けることを含み、
前記第2の電気的接点及び前記半導体材料の一部の上にマスクを形成することを含み、
前記電気絶縁層、前記半導体材料、及び、前記マスクの少なくとも一部の上に第3の電気的接点を形成することを含み、
前記第3の電気的接点及び前記電気絶縁層の少なくとも一部の上に第4の電気的接点を形成することを含み、
マスクを除去することを含む、
電子デバイスを製造する方法。 - 第1の電気的接点、誘電体層、及び、第2の電気的接点を形成することを含み、前記誘電体層が、第1及び第2の電気的接点の間に配置され、
前記誘電体層及び前記第1の電気的接点の上に電気絶縁層を形成することを含み、
前記第2の電気的接点、前記誘電体層、前記第1の電気的接点、及び前記電気絶縁層を、前記第1の電気的接点の側面からの放射線にあてることを含み、
放射線によって照射されなかった前記電気絶縁層の第2の部分を除去することを含み、
前記電気絶縁層の下にない前記電気絶縁層の一部の上に半導体材料を設けることを含み、
前記電気絶縁層の少なくとも一部、及び前記半導体材料の少なくとも一部の上に第3の電気的接点を形成することを含み、
前記第3の電気的接点及び前記電気絶縁層の少なくとも一部の上に第4の電気的接点を形成することを含む、
電子デバイスを製造する方法。
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/739,189 US6921679B2 (en) | 2003-12-19 | 2003-12-19 | Electronic device and methods for fabricating an electronic device |
Publications (2)
Publication Number | Publication Date |
---|---|
JP2005183990A true JP2005183990A (ja) | 2005-07-07 |
JP4319137B2 JP4319137B2 (ja) | 2009-08-26 |
Family
ID=34552789
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP2004366903A Expired - Fee Related JP4319137B2 (ja) | 2003-12-19 | 2004-12-17 | 電子デバイス及び電子デバイスを製造するための方法 |
Country Status (4)
Country | Link |
---|---|
US (2) | US6921679B2 (ja) |
EP (2) | EP2128902A3 (ja) |
JP (1) | JP4319137B2 (ja) |
DE (1) | DE602004024164D1 (ja) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2008109039A (ja) * | 2006-10-27 | 2008-05-08 | Iwate Univ | 微細加工構造及びその加工方法並びに電子デバイス及びその製造方法 |
Families Citing this family (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060012742A1 (en) * | 2004-07-16 | 2006-01-19 | Yaw-Ming Tsai | Driving device for active matrix organic light emitting diode display and manufacturing method thereof |
US7784173B2 (en) * | 2005-12-27 | 2010-08-31 | Palo Alto Research Center Incorporated | Producing layered structures using printing |
US7816146B2 (en) * | 2005-12-27 | 2010-10-19 | Palo Alto Research Center Incorporated | Passive electronic devices |
US8637138B2 (en) | 2005-12-27 | 2014-01-28 | Palo Alto Research Center Incorporated | Layered structures on thin substrates |
US7576000B2 (en) | 2006-12-22 | 2009-08-18 | Palo Alto Research Center Incorporated | Molded dielectric layer in print-patterned electronic circuits |
US8258021B2 (en) | 2007-10-26 | 2012-09-04 | Palo Alto Research Center Incorporated | Protecting semiconducting oxides |
US7755156B2 (en) * | 2007-12-18 | 2010-07-13 | Palo Alto Research Center Incorporated | Producing layered structures with lamination |
US7586080B2 (en) * | 2007-12-19 | 2009-09-08 | Palo Alto Research Center Incorporated | Producing layered structures with layers that transport charge carriers in which each of a set of channel regions or portions operates as an acceptable switch |
US8283655B2 (en) | 2007-12-20 | 2012-10-09 | Palo Alto Research Center Incorporated | Producing layered structures with semiconductive regions or subregions |
DE102011085114B4 (de) * | 2011-10-24 | 2016-02-18 | Fraunhofer-Gesellschaft zur Förderung der angewandten Forschung e.V. | Dünnfilmtransistor |
CN102779783B (zh) * | 2012-06-04 | 2014-09-17 | 北京京东方光电科技有限公司 | 一种像素结构及其制造方法、显示装置 |
EP2811525B1 (en) * | 2013-03-14 | 2019-02-13 | Karlsruher Institut für Technologie | Electrochemically-gated field-effect transistor, method for its manufacture, its use, and electronics comprising said field- effect transistor |
CN108428796B (zh) * | 2017-02-14 | 2021-10-15 | 元太科技工业股份有限公司 | 有机薄膜晶体管与显示装置 |
Family Cites Families (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US27082A (en) * | 1860-02-07 | Improvement in sewing-machines | ||
US5032883A (en) * | 1987-09-09 | 1991-07-16 | Casio Computer Co., Ltd. | Thin film transistor and method of manufacturing the same |
US5017989A (en) * | 1989-12-06 | 1991-05-21 | Xerox Corporation | Solid state radiation sensor array panel |
JPH09260669A (ja) | 1996-03-19 | 1997-10-03 | Nec Corp | 半導体装置とその製造方法 |
JPH09307114A (ja) * | 1996-05-17 | 1997-11-28 | Fujitsu Ltd | 薄膜トランジスタ及びその製造方法及び液晶表示装置 |
EP0919850B1 (en) * | 1997-11-25 | 2008-08-27 | NEC LCD Technologies, Ltd. | Active matrix liquid-crystal display device and method for making the same |
KR100310179B1 (ko) * | 1999-04-01 | 2001-10-29 | 구본준, 론 위라하디락사 | 엑스레이 영상 감지소자 및 그 제조방법 |
EP1208603A1 (en) * | 1999-08-31 | 2002-05-29 | E Ink Corporation | Transistor for an electronically driven display |
US7439096B2 (en) * | 2001-02-21 | 2008-10-21 | Lucent Technologies Inc. | Semiconductor device encapsulation |
US6639281B2 (en) * | 2001-04-10 | 2003-10-28 | Sarnoff Corporation | Method and apparatus for providing a high-performance active matrix pixel using organic thin-film transistors |
US6872320B2 (en) | 2001-04-19 | 2005-03-29 | Xerox Corporation | Method for printing etch masks using phase-change materials |
JP4841751B2 (ja) * | 2001-06-01 | 2011-12-21 | 株式会社半導体エネルギー研究所 | 有機半導体装置及びその作製方法 |
EP1367659B1 (en) | 2002-05-21 | 2012-09-05 | Semiconductor Energy Laboratory Co., Ltd. | Organic field effect transistor |
US20030227014A1 (en) * | 2002-06-11 | 2003-12-11 | Xerox Corporation. | Process for forming semiconductor layer of micro-and nano-electronic devices |
US6639531B1 (en) * | 2002-09-27 | 2003-10-28 | Cirrus Logic, Inc. | Cascaded noise shaping circuits with low out-of-band noise and methods and systems using the same |
-
2003
- 2003-12-19 US US10/739,189 patent/US6921679B2/en not_active Expired - Fee Related
-
2004
- 2004-12-15 DE DE602004024164T patent/DE602004024164D1/de active Active
- 2004-12-15 EP EP09168457A patent/EP2128902A3/en not_active Ceased
- 2004-12-15 EP EP04029722A patent/EP1548837B1/en not_active Not-in-force
- 2004-12-17 JP JP2004366903A patent/JP4319137B2/ja not_active Expired - Fee Related
-
2005
- 2005-03-04 US US11/071,305 patent/US7405424B2/en not_active Expired - Lifetime
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2008109039A (ja) * | 2006-10-27 | 2008-05-08 | Iwate Univ | 微細加工構造及びその加工方法並びに電子デバイス及びその製造方法 |
Also Published As
Publication number | Publication date |
---|---|
US20050208695A1 (en) | 2005-09-22 |
DE602004024164D1 (de) | 2009-12-31 |
US7405424B2 (en) | 2008-07-29 |
EP1548837A2 (en) | 2005-06-29 |
US20050133788A1 (en) | 2005-06-23 |
EP2128902A2 (en) | 2009-12-02 |
EP2128902A3 (en) | 2010-01-06 |
EP1548837A3 (en) | 2007-09-12 |
EP1548837B1 (en) | 2009-11-18 |
JP4319137B2 (ja) | 2009-08-26 |
US6921679B2 (en) | 2005-07-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7405424B2 (en) | Electronic device and methods for fabricating an electronic device | |
KR101099341B1 (ko) | 전자 장치의 제조 방법 및 전자 장치 | |
US7465612B2 (en) | Fabricating method for thin film transistor substrate and thin film transistor substrate using the same | |
US8435832B2 (en) | Double self-aligned metal oxide TFT | |
US8043550B2 (en) | Manufacturing method of display device and mold therefor | |
KR20070013132A (ko) | 박막트랜지스터 기판과 박막트랜지스터 기판의 제조방법 | |
JP4638840B2 (ja) | 薄膜トランジスタ基板及び薄膜トランジスタ基板の製造方法 | |
US9401431B2 (en) | Double self-aligned metal oxide TFT | |
JP2007281188A (ja) | トランジスタ、画素電極基板、電気光学装置、電子機器及び半導体素子の製造方法 | |
KR100846006B1 (ko) | 액티브 매트릭스 표시 장치 및 박막 트랜지스터 집적 회로 장치 | |
US7179697B2 (en) | Method of fabricating an electronic device | |
US20070295960A1 (en) | Semiconductor device, electro-optical device, electronic apparatus, and method of producing semiconductor device | |
TW202113443A (zh) | 半導體裝置 | |
JP2005123438A (ja) | 薄膜トランジスタおよび薄膜トランジスタの製造方法、および薄膜トランジスタアレイ、および表示装置、およびセンサー装置 | |
KR20070035702A (ko) | 금속배선의 제조 방법, 이를 이용해 형성된 평판 표시장치 및 이의 제조 방법 | |
KR101366983B1 (ko) | 액정표시장치 제조방법 | |
JP2004157151A (ja) | 表示装置用マトリクス基板およびその製造方法 | |
TWI594440B (zh) | 薄膜電晶體、薄膜電晶體的製造方法及陣列基板的製造方法 | |
US20170236850A1 (en) | Patterning layer stacks for electronic devices | |
CN100362413C (zh) | 一种制作电子装置的方法 | |
CN116487393A (zh) | 显示面板及其制造方法、显示装置 | |
JP2006073908A (ja) | 薄膜型電界効果トランジスタ、薄膜型電界効果トランジスタの製造方法、アクティブマトリクス回路および液晶表示装置 | |
KR20050053199A (ko) | 액정표시소자의 제조방법 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20071217 |
|
A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20081016 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20081021 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20090116 |
|
A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20090217 |
|
A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20090325 |
|
TRDD | Decision of grant or rejection written | ||
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20090428 |
|
A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 |
|
A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20090527 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20120605 Year of fee payment: 3 |
|
R150 | Certificate of patent or registration of utility model |
Free format text: JAPANESE INTERMEDIATE CODE: R150 |
|
FPAY | Renewal fee payment (event date is renewal date of database) |
Free format text: PAYMENT UNTIL: 20130605 Year of fee payment: 4 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
R250 | Receipt of annual fees |
Free format text: JAPANESE INTERMEDIATE CODE: R250 |
|
LAPS | Cancellation because of no payment of annual fees |