JP2002203852A - 絶縁膜の形成方法及び絶縁膜 - Google Patents

絶縁膜の形成方法及び絶縁膜

Info

Publication number
JP2002203852A
JP2002203852A JP2001000627A JP2001000627A JP2002203852A JP 2002203852 A JP2002203852 A JP 2002203852A JP 2001000627 A JP2001000627 A JP 2001000627A JP 2001000627 A JP2001000627 A JP 2001000627A JP 2002203852 A JP2002203852 A JP 2002203852A
Authority
JP
Japan
Prior art keywords
insulating film
interlayer insulating
bond
forming
film
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP2001000627A
Other languages
English (en)
Japanese (ja)
Other versions
JP2002203852A5 (cg-RX-API-DMAC10.html
Inventor
Masazumi Matsuura
正純 松浦
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Mitsubishi Electric Corp
Original Assignee
Mitsubishi Electric Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Mitsubishi Electric Corp filed Critical Mitsubishi Electric Corp
Priority to JP2001000627A priority Critical patent/JP2002203852A/ja
Priority to US09/963,648 priority patent/US20020090833A1/en
Priority to US10/196,181 priority patent/US6903027B2/en
Publication of JP2002203852A publication Critical patent/JP2002203852A/ja
Publication of JP2002203852A5 publication Critical patent/JP2002203852A5/ja
Pending legal-status Critical Current

Links

Classifications

    • H10P14/6926
    • H10P14/6532
    • H10P14/6548
    • H10P50/287
    • H10W20/076
    • H10W20/081
    • H10W20/096
    • H10W20/47
    • H10W20/48
    • H10P14/6336
    • H10P14/6342
    • H10P14/6922
    • H10W20/425

Landscapes

  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Drying Of Semiconductors (AREA)
  • Formation Of Insulating Films (AREA)
  • Exposure Of Semiconductors, Excluding Electron Or Ion Beam Exposure (AREA)
  • Photosensitive Polymer And Photoresist Processing (AREA)
JP2001000627A 2001-01-05 2001-01-05 絶縁膜の形成方法及び絶縁膜 Pending JP2002203852A (ja)

Priority Applications (3)

Application Number Priority Date Filing Date Title
JP2001000627A JP2002203852A (ja) 2001-01-05 2001-01-05 絶縁膜の形成方法及び絶縁膜
US09/963,648 US20020090833A1 (en) 2001-01-05 2001-09-27 Method of forming dielectric film and dielectric film
US10/196,181 US6903027B2 (en) 2001-01-05 2002-07-17 Method of forming dielectric film and dielectric film

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2001000627A JP2002203852A (ja) 2001-01-05 2001-01-05 絶縁膜の形成方法及び絶縁膜

Publications (2)

Publication Number Publication Date
JP2002203852A true JP2002203852A (ja) 2002-07-19
JP2002203852A5 JP2002203852A5 (cg-RX-API-DMAC10.html) 2008-02-14

Family

ID=18869380

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2001000627A Pending JP2002203852A (ja) 2001-01-05 2001-01-05 絶縁膜の形成方法及び絶縁膜

Country Status (2)

Country Link
US (2) US20020090833A1 (cg-RX-API-DMAC10.html)
JP (1) JP2002203852A (cg-RX-API-DMAC10.html)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2002324837A (ja) * 2001-04-25 2002-11-08 Hitachi Ltd 半導体装置の製造方法
KR100439844B1 (ko) * 2002-07-24 2004-07-12 삼성전자주식회사 반도체 소자의 금속배선 형성 후의 감광막 제거방법
US7172965B2 (en) 2003-05-21 2007-02-06 Rohm Co., Ltd. Method for manufacturing semiconductor device
JP2008545253A (ja) * 2005-05-10 2008-12-11 ラム リサーチ コーポレーション 通常の低k誘電性材料および/または多孔質の低k誘電性材料の存在下でのレジスト剥離のための方法
US7563705B2 (en) 2002-02-14 2009-07-21 Nec Electronics Corporation Manufacturing method of semiconductor device
KR100976882B1 (ko) 2007-08-17 2010-08-18 도쿄엘렉트론가부시키가이샤 반도체 장치의 제조 방법 및 기억 매체

Families Citing this family (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6759098B2 (en) * 2000-03-20 2004-07-06 Axcelis Technologies, Inc. Plasma curing of MSQ-based porous low-k film materials
US6908846B2 (en) * 2002-10-24 2005-06-21 Lam Research Corporation Method and apparatus for detecting endpoint during plasma etching of thin films
US7416990B2 (en) * 2005-12-20 2008-08-26 Dongbu Electronics Co., Ltd. Method for patterning low dielectric layer of semiconductor device
US7553736B2 (en) * 2006-07-13 2009-06-30 Taiwan Semiconductor Manufacturing Company, Ltd. Increasing dielectric constant in local regions for the formation of capacitors
WO2009039551A1 (en) * 2007-09-26 2009-04-02 Silverbrook Research Pty Ltd Method of removing photoresist
US20090078675A1 (en) * 2007-09-26 2009-03-26 Silverbrook Research Pty Ltd Method of removing photoresist
CN102509699B (zh) * 2011-11-02 2016-05-11 上海华虹宏力半导体制造有限公司 金属层光刻胶重涂方法以及光刻方法
US8871639B2 (en) 2013-01-04 2014-10-28 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor devices and methods of manufacture thereof
US9685393B2 (en) * 2013-03-04 2017-06-20 The Hong Kong University Of Science And Technology Phase-change chamber with patterned regions of high and low affinity to a phase-change medium for electronic device cooling
US10381322B1 (en) 2018-04-23 2019-08-13 Sandisk Technologies Llc Three-dimensional memory device containing self-aligned interlocking bonded structure and method of making the same
US10879260B2 (en) 2019-02-28 2020-12-29 Sandisk Technologies Llc Bonded assembly of a support die and plural memory dies containing laterally shifted vertical interconnections and methods for making the same

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5177588A (en) * 1991-06-14 1993-01-05 Mitsubishi Denki Kabushiki Kaisha Semiconductor device including nitride layer
JP3204041B2 (ja) 1995-05-19 2001-09-04 ソニー株式会社 絶縁膜の形成方法
JPH0992717A (ja) * 1995-09-21 1997-04-04 Mitsubishi Electric Corp 半導体装置およびその製造方法
JPH11150101A (ja) * 1997-11-18 1999-06-02 Nec Corp 半導体装置の製造方法
JP3193335B2 (ja) 1997-12-12 2001-07-30 松下電器産業株式会社 半導体装置の製造方法
JP3248492B2 (ja) * 1998-08-14 2002-01-21 日本電気株式会社 半導体装置及びその製造方法
JP2000077410A (ja) 1998-08-27 2000-03-14 Tokyo Ohka Kogyo Co Ltd 多層配線構造の形成方法
US6207583B1 (en) * 1998-09-04 2001-03-27 Alliedsignal Inc. Photoresist ashing process for organic and inorganic polymer dielectric materials
US6117782A (en) * 1999-04-22 2000-09-12 Advanced Micro Devices, Inc. Optimized trench/via profile for damascene filling
US6457477B1 (en) * 2000-07-24 2002-10-01 Taiwan Semiconductor Manufacturing Company Method of cleaning a copper/porous low-k dual damascene etch

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2002324837A (ja) * 2001-04-25 2002-11-08 Hitachi Ltd 半導体装置の製造方法
US7563705B2 (en) 2002-02-14 2009-07-21 Nec Electronics Corporation Manufacturing method of semiconductor device
KR100439844B1 (ko) * 2002-07-24 2004-07-12 삼성전자주식회사 반도체 소자의 금속배선 형성 후의 감광막 제거방법
US7172965B2 (en) 2003-05-21 2007-02-06 Rohm Co., Ltd. Method for manufacturing semiconductor device
JP2008545253A (ja) * 2005-05-10 2008-12-11 ラム リサーチ コーポレーション 通常の低k誘電性材料および/または多孔質の低k誘電性材料の存在下でのレジスト剥離のための方法
KR100976882B1 (ko) 2007-08-17 2010-08-18 도쿄엘렉트론가부시키가이샤 반도체 장치의 제조 방법 및 기억 매체

Also Published As

Publication number Publication date
US6903027B2 (en) 2005-06-07
US20020182891A1 (en) 2002-12-05
US20020090833A1 (en) 2002-07-11

Similar Documents

Publication Publication Date Title
US6080526A (en) Integration of low-k polymers into interlevel dielectrics using controlled electron-beam radiation
JP2002203852A (ja) 絶縁膜の形成方法及び絶縁膜
JP5482881B2 (ja) 半導体装置、および半導体装置の製造方法
CN1832128B (zh) 制造互连结构的方法及由其制造的互连结构
JP4090740B2 (ja) 集積回路の作製方法および集積回路
KR100985613B1 (ko) 금속간 유전체로서 사용된 낮은 k 및 극도로 낮은 k의 오가노실리케이트 필름의 소수성을 복원하는 방법 및 이로부터 제조된 물품
JP4812838B2 (ja) 多孔質絶縁膜の形成方法
JP2004241776A (ja) 低k誘電体フイルムの化学的処理
JP2001077196A (ja) 半導体装置の製造方法
JP2002110644A (ja) エッチング方法
CN101005023A (zh) 低介电常数介电层的形成方法
US7830012B2 (en) Material for forming exposure light-blocking film, multilayer interconnection structure and manufacturing method thereof, and semiconductor device
US20030134495A1 (en) Integration scheme for advanced BEOL metallization including low-k cap layer and method thereof
US9236294B2 (en) Method for forming semiconductor device structure
CN110034063B (zh) 半导体装置的制造方法
US20100301495A1 (en) Semiconductor device and method for manufacturing same
JP2011082308A (ja) 半導体装置の製造方法
US6417118B1 (en) Method for improving the moisture absorption of porous low dielectric film
JP5679662B2 (ja) 誘電体キャップ層
JP2004296476A (ja) 半導体装置の製造方法
US7691736B2 (en) Minimizing low-k dielectric damage during plasma processing
US20130056874A1 (en) Protection of intermetal dielectric layers in multilevel wiring structures
JP2004260076A (ja) 被膜形成用塗布液、絶縁膜及びその製造方法ならびに半導体装置
KR100935620B1 (ko) 금속간 유전체로서 사용된 낮은 k 및 극도로 낮은 k의오가노실리케이트 필름의 소수성을 복원하는 방법 및이로부터 제조된 물품
TWI238200B (en) Method of using high density plasma chemical vapor phase deposition to form film with low dielectric constant

Legal Events

Date Code Title Description
A521 Request for written amendment filed

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20071213

A621 Written request for application examination

Free format text: JAPANESE INTERMEDIATE CODE: A621

Effective date: 20071213

RD04 Notification of resignation of power of attorney

Free format text: JAPANESE INTERMEDIATE CODE: A7424

Effective date: 20071213

A977 Report on retrieval

Free format text: JAPANESE INTERMEDIATE CODE: A971007

Effective date: 20090115

A131 Notification of reasons for refusal

Free format text: JAPANESE INTERMEDIATE CODE: A131

Effective date: 20090127

A02 Decision of refusal

Free format text: JAPANESE INTERMEDIATE CODE: A02

Effective date: 20090526