US727487A
(en)
|
1902-10-21 |
1903-05-05 |
Swan F Swanson |
Dumping-car.
|
US4075704A
(en)
|
1976-07-02 |
1978-02-21 |
Floating Point Systems, Inc. |
Floating point data processor for high speech operation
|
US4228496A
(en)
|
1976-09-07 |
1980-10-14 |
Tandem Computers Incorporated |
Multiprocessor system
|
US4245344A
(en)
|
1979-04-02 |
1981-01-13 |
Rockwell International Corporation |
Processing system with dual buses
|
US4527237A
(en)
|
1979-10-11 |
1985-07-02 |
Nanodata Computer Corporation |
Data processing system
|
US4414624A
(en)
|
1980-11-19 |
1983-11-08 |
The United States Of America As Represented By The Secretary Of The Navy |
Multiple-microcomputer processing
|
US4524415A
(en)
|
1982-12-07 |
1985-06-18 |
Motorola, Inc. |
Virtual machine data processor
|
US4597061B1
(en)
|
1983-01-03 |
1998-06-09 |
Texas Instruments Inc |
Memory system using pipleline circuitry for improved system
|
US4577273A
(en)
|
1983-06-06 |
1986-03-18 |
Sperry Corporation |
Multiple microcomputer system for digital computers
|
US4682281A
(en)
|
1983-08-30 |
1987-07-21 |
Amdahl Corporation |
Data storage unit employing translation lookaside buffer pointer
|
US4600986A
(en)
|
1984-04-02 |
1986-07-15 |
Sperry Corporation |
Pipelined split stack with high performance interleaved decode
|
US4633434A
(en)
|
1984-04-02 |
1986-12-30 |
Sperry Corporation |
High performance storage unit
|
JPS6140643A
(ja)
|
1984-07-31 |
1986-02-26 |
Hitachi Ltd |
システムの資源割当て制御方式
|
US4835680A
(en)
|
1985-03-15 |
1989-05-30 |
Xerox Corporation |
Adaptive processor array capable of learning variable associations useful in recognizing classes of inputs
|
JPS6289149A
(ja)
|
1985-10-15 |
1987-04-23 |
Agency Of Ind Science & Technol |
多ポ−トメモリシステム
|
JPH0658650B2
(ja)
|
1986-03-14 |
1994-08-03 |
株式会社日立製作所 |
仮想計算機システム
|
US4920477A
(en)
|
1987-04-20 |
1990-04-24 |
Multiflow Computer, Inc. |
Virtual address table look aside buffer miss recovery method and apparatus
|
US4943909A
(en)
|
1987-07-08 |
1990-07-24 |
At&T Bell Laboratories |
Computational origami
|
US5339398A
(en)
|
1989-07-31 |
1994-08-16 |
North American Philips Corporation |
Memory architecture and method of data organization optimized for hashing
|
US5471593A
(en)
|
1989-12-11 |
1995-11-28 |
Branigin; Michael H. |
Computer processor with an efficient means of executing many instructions simultaneously
|
US5197130A
(en)
|
1989-12-29 |
1993-03-23 |
Supercomputer Systems Limited Partnership |
Cluster architecture for a highly parallel scalar/vector multiprocessor system
|
US5317754A
(en)
|
1990-10-23 |
1994-05-31 |
International Business Machines Corporation |
Method and apparatus for enabling an interpretive execution subset
|
US5317705A
(en)
|
1990-10-24 |
1994-05-31 |
International Business Machines Corporation |
Apparatus and method for TLB purge reduction in a multi-level machine system
|
US6282583B1
(en)
|
1991-06-04 |
2001-08-28 |
Silicon Graphics, Inc. |
Method and apparatus for memory access in a matrix processor computer
|
US5539911A
(en)
|
1991-07-08 |
1996-07-23 |
Seiko Epson Corporation |
High-performance, superscalar-based computer system with out-of-order instruction execution
|
JPH0820949B2
(ja)
|
1991-11-26 |
1996-03-04 |
松下電器産業株式会社 |
情報処理装置
|
JPH07502358A
(ja)
|
1991-12-23 |
1995-03-09 |
インテル・コーポレーション |
マイクロプロセッサーのクロックに依るマルチプル・アクセスのためのインターリーブ・キャッシュ
|
KR100309566B1
(ko)
|
1992-04-29 |
2001-12-15 |
리패치 |
파이프라인프로세서에서다중명령어를무리짓고,그룹화된명령어를동시에발행하고,그룹화된명령어를실행시키는방법및장치
|
EP0638183B1
(en)
|
1992-05-01 |
1997-03-05 |
Seiko Epson Corporation |
A system and method for retiring instructions in a superscalar microprocessor
|
DE69329260T2
(de)
|
1992-06-25 |
2001-02-22 |
Canon K.K., Tokio/Tokyo |
Gerät zum Multiplizieren von Ganzzahlen mit vielen Ziffern
|
JPH0637202A
(ja)
|
1992-07-20 |
1994-02-10 |
Mitsubishi Electric Corp |
マイクロ波ic用パッケージ
|
JPH06110781A
(ja)
|
1992-09-30 |
1994-04-22 |
Nec Corp |
キャッシュメモリ装置
|
US5493660A
(en)
|
1992-10-06 |
1996-02-20 |
Hewlett-Packard Company |
Software assisted hardware TLB miss handler
|
US5513335A
(en)
|
1992-11-02 |
1996-04-30 |
Sgs-Thomson Microelectronics, Inc. |
Cache tag memory having first and second single-port arrays and a dual-port array
|
US5819088A
(en)
|
1993-03-25 |
1998-10-06 |
Intel Corporation |
Method and apparatus for scheduling instructions for execution on a multi-issue architecture computer
|
JPH0784883A
(ja)
|
1993-09-17 |
1995-03-31 |
Hitachi Ltd |
仮想計算機システムのアドレス変換バッファパージ方法
|
US6948172B1
(en)
|
1993-09-21 |
2005-09-20 |
Microsoft Corporation |
Preemptive multi-tasking with cooperative groups of tasks
|
US5469376A
(en)
|
1993-10-14 |
1995-11-21 |
Abdallah; Mohammad A. F. F. |
Digital circuit for the evaluation of mathematical expressions
|
US5517651A
(en)
*
|
1993-12-29 |
1996-05-14 |
Intel Corporation |
Method and apparatus for loading a segment register in a microprocessor capable of operating in multiple modes
|
US5956753A
(en)
|
1993-12-30 |
1999-09-21 |
Intel Corporation |
Method and apparatus for handling speculative memory access operations
|
US5761476A
(en)
|
1993-12-30 |
1998-06-02 |
Intel Corporation |
Non-clocked early read for back-to-back scheduling of instructions
|
JP3048498B2
(ja)
|
1994-04-13 |
2000-06-05 |
株式会社東芝 |
半導体記憶装置
|
JPH07287668A
(ja)
|
1994-04-19 |
1995-10-31 |
Hitachi Ltd |
データ処理装置
|
CN1084005C
(zh)
|
1994-06-27 |
2002-05-01 |
国际商业机器公司 |
用于动态控制地址空间分配的方法和设备
|
US5548742A
(en)
|
1994-08-11 |
1996-08-20 |
Intel Corporation |
Method and apparatus for combining a direct-mapped cache and a multiple-way cache in a cache memory
|
US5813031A
(en)
|
1994-09-21 |
1998-09-22 |
Industrial Technology Research Institute |
Caching tag for a large scale cache computer memory system
|
US5640534A
(en)
|
1994-10-05 |
1997-06-17 |
International Business Machines Corporation |
Method and system for concurrent access in a data cache array utilizing multiple match line selection paths
|
US5835951A
(en)
|
1994-10-18 |
1998-11-10 |
National Semiconductor |
Branch processing unit with target cache read prioritization protocol for handling multiple hits
|
JP3569014B2
(ja)
|
1994-11-25 |
2004-09-22 |
富士通株式会社 |
マルチコンテキストをサポートするプロセッサおよび処理方法
|
US5724565A
(en)
|
1995-02-03 |
1998-03-03 |
International Business Machines Corporation |
Method and system for processing first and second sets of instructions by first and second types of processing systems
|
US5655115A
(en)
|
1995-02-14 |
1997-08-05 |
Hal Computer Systems, Inc. |
Processor structure and method for watchpoint of plural simultaneous unresolved branch evaluation
|
US5675759A
(en)
|
1995-03-03 |
1997-10-07 |
Shebanow; Michael C. |
Method and apparatus for register management using issue sequence prior physical register and register association validity information
|
US5634068A
(en)
|
1995-03-31 |
1997-05-27 |
Sun Microsystems, Inc. |
Packet switched cache coherent multiprocessor system
|
US5751982A
(en)
|
1995-03-31 |
1998-05-12 |
Apple Computer, Inc. |
Software emulation system with dynamic translation of emulated instructions for increased processing speed
|
US6209085B1
(en)
|
1995-05-05 |
2001-03-27 |
Intel Corporation |
Method and apparatus for performing process switching in multiprocessor computer systems
|
US6643765B1
(en)
|
1995-08-16 |
2003-11-04 |
Microunity Systems Engineering, Inc. |
Programmable processor with group floating point operations
|
US5710902A
(en)
*
|
1995-09-06 |
1998-01-20 |
Intel Corporation |
Instruction dependency chain indentifier
|
US6341324B1
(en)
|
1995-10-06 |
2002-01-22 |
Lsi Logic Corporation |
Exception processing in superscalar microprocessor
|
US5864657A
(en)
|
1995-11-29 |
1999-01-26 |
Texas Micro, Inc. |
Main memory system and checkpointing protocol for fault-tolerant computer system
|
US5983327A
(en)
|
1995-12-01 |
1999-11-09 |
Nortel Networks Corporation |
Data path architecture and arbitration scheme for providing access to a shared system resource
|
US5793941A
(en)
|
1995-12-04 |
1998-08-11 |
Advanced Micro Devices, Inc. |
On-chip primary cache testing circuit and test method
|
US5911057A
(en)
|
1995-12-19 |
1999-06-08 |
Texas Instruments Incorporated |
Superscalar microprocessor having combined register and memory renaming circuits, systems, and methods
|
US5699537A
(en)
|
1995-12-22 |
1997-12-16 |
Intel Corporation |
Processor microarchitecture for efficient dynamic scheduling and execution of chains of dependent instructions
|
US6882177B1
(en)
|
1996-01-10 |
2005-04-19 |
Altera Corporation |
Tristate structures for programmable logic devices
|
US5754818A
(en)
|
1996-03-22 |
1998-05-19 |
Sun Microsystems, Inc. |
Architecture and method for sharing TLB entries through process IDS
|
US5904892A
(en)
|
1996-04-01 |
1999-05-18 |
Saint-Gobain/Norton Industrial Ceramics Corp. |
Tape cast silicon carbide dummy wafer
|
US5752260A
(en)
|
1996-04-29 |
1998-05-12 |
International Business Machines Corporation |
High-speed, multiple-port, interleaved cache with arbitration of multiple access addresses
|
US5806085A
(en)
|
1996-05-01 |
1998-09-08 |
Sun Microsystems, Inc. |
Method for non-volatile caching of network and CD-ROM file accesses using a cache directory, pointers, file name conversion, a local hard disk, and separate small database
|
US5829028A
(en)
|
1996-05-06 |
1998-10-27 |
Advanced Micro Devices, Inc. |
Data cache configured to store data in a use-once manner
|
US6108769A
(en)
|
1996-05-17 |
2000-08-22 |
Advanced Micro Devices, Inc. |
Dependency table for reducing dependency checking hardware
|
US5881277A
(en)
|
1996-06-13 |
1999-03-09 |
Texas Instruments Incorporated |
Pipelined microprocessor with branch misprediction cache circuits, systems and methods
|
US5860146A
(en)
|
1996-06-25 |
1999-01-12 |
Sun Microsystems, Inc. |
Auxiliary translation lookaside buffer for assisting in accessing data in remote address spaces
|
US5903760A
(en)
|
1996-06-27 |
1999-05-11 |
Intel Corporation |
Method and apparatus for translating a conditional instruction compatible with a first instruction set architecture (ISA) into a conditional instruction compatible with a second ISA
|
US5974506A
(en)
|
1996-06-28 |
1999-10-26 |
Digital Equipment Corporation |
Enabling mirror, nonmirror and partial mirror cache modes in a dual cache system
|
US6167490A
(en)
|
1996-09-20 |
2000-12-26 |
University Of Washington |
Using global memory information to manage memory in a computer network
|
KR19980032776A
(ko)
|
1996-10-16 |
1998-07-25 |
가나이 츠토무 |
데이타 프로세서 및 데이타 처리시스템
|
KR19990076967A
(ko)
|
1996-11-04 |
1999-10-25 |
요트.게.아. 롤페즈 |
처리 장치 및 메모리내의 명령 판독
|
US6253316B1
(en)
|
1996-11-19 |
2001-06-26 |
Advanced Micro Devices, Inc. |
Three state branch history using one bit in a branch prediction mechanism
|
US5978906A
(en)
|
1996-11-19 |
1999-11-02 |
Advanced Micro Devices, Inc. |
Branch selectors associated with byte ranges within an instruction cache for rapidly identifying branch predictions
|
US5903750A
(en)
|
1996-11-20 |
1999-05-11 |
Institute For The Development Of Emerging Architectures, L.L.P. |
Dynamic branch prediction for branch instructions with multiple targets
|
US6212542B1
(en)
|
1996-12-16 |
2001-04-03 |
International Business Machines Corporation |
Method and system for executing a program within a multiscalar processor by processing linked thread descriptors
|
US6134634A
(en)
|
1996-12-20 |
2000-10-17 |
Texas Instruments Incorporated |
Method and apparatus for preemptive cache write-back
|
US5918251A
(en)
|
1996-12-23 |
1999-06-29 |
Intel Corporation |
Method and apparatus for preloading different default address translation attributes
|
US6016540A
(en)
|
1997-01-08 |
2000-01-18 |
Intel Corporation |
Method and apparatus for scheduling instructions in waves
|
US6065105A
(en)
|
1997-01-08 |
2000-05-16 |
Intel Corporation |
Dependency matrix
|
US5802602A
(en)
|
1997-01-17 |
1998-09-01 |
Intel Corporation |
Method and apparatus for performing reads of related data from a set-associative cache memory
|
US6088780A
(en)
|
1997-03-31 |
2000-07-11 |
Institute For The Development Of Emerging Architecture, L.L.C. |
Page table walker that uses at least one of a default page size and a page size selected for a virtual address space to position a sliding field in a virtual address
|
US6075938A
(en)
|
1997-06-10 |
2000-06-13 |
The Board Of Trustees Of The Leland Stanford Junior University |
Virtual machine monitors for scalable multiprocessors
|
US6073230A
(en)
|
1997-06-11 |
2000-06-06 |
Advanced Micro Devices, Inc. |
Instruction fetch unit configured to provide sequential way prediction for sequential instruction fetches
|
JPH1124929A
(ja)
|
1997-06-30 |
1999-01-29 |
Sony Corp |
演算処理装置およびその方法
|
US6170051B1
(en)
|
1997-08-01 |
2001-01-02 |
Micron Technology, Inc. |
Apparatus and method for program level parallelism in a VLIW processor
|
US6128728A
(en)
|
1997-08-01 |
2000-10-03 |
Micron Technology, Inc. |
Virtual shadow registers and virtual register windows
|
US6085315A
(en)
|
1997-09-12 |
2000-07-04 |
Siemens Aktiengesellschaft |
Data processing device with loop pipeline
|
US6101577A
(en)
|
1997-09-15 |
2000-08-08 |
Advanced Micro Devices, Inc. |
Pipelined instruction cache and branch prediction mechanism therefor
|
US5901294A
(en)
|
1997-09-18 |
1999-05-04 |
International Business Machines Corporation |
Method and system for bus arbitration in a multiprocessor system utilizing simultaneous variable-width bus access
|
US6185660B1
(en)
|
1997-09-23 |
2001-02-06 |
Hewlett-Packard Company |
Pending access queue for providing data to a target register during an intermediate pipeline phase after a computer cache miss
|
US5905509A
(en)
|
1997-09-30 |
1999-05-18 |
Compaq Computer Corp. |
Accelerated Graphics Port two level Gart cache having distributed first level caches
|
US6226732B1
(en)
|
1997-10-02 |
2001-05-01 |
Hitachi Micro Systems, Inc. |
Memory system architecture
|
US5922065A
(en)
|
1997-10-13 |
1999-07-13 |
Institute For The Development Of Emerging Architectures, L.L.C. |
Processor utilizing a template field for encoding instruction sequences in a wide-word format
|
US6178482B1
(en)
|
1997-11-03 |
2001-01-23 |
Brecis Communications |
Virtual register sets
|
US6021484A
(en)
|
1997-11-14 |
2000-02-01 |
Samsung Electronics Co., Ltd. |
Dual instruction set architecture
|
US6256728B1
(en)
|
1997-11-17 |
2001-07-03 |
Advanced Micro Devices, Inc. |
Processor configured to selectively cancel instructions from its pipeline responsive to a predicted-taken short forward branch instruction
|
US6260131B1
(en)
|
1997-11-18 |
2001-07-10 |
Intrinsity, Inc. |
Method and apparatus for TLB memory ordering
|
US6016533A
(en)
|
1997-12-16 |
2000-01-18 |
Advanced Micro Devices, Inc. |
Way prediction logic for cache array
|
US6219776B1
(en)
|
1998-03-10 |
2001-04-17 |
Billions Of Operations Per Second |
Merged array controller and processing element
|
US6609189B1
(en)
|
1998-03-12 |
2003-08-19 |
Yale University |
Cycle segmented prefix circuits
|
JP3657424B2
(ja)
|
1998-03-20 |
2005-06-08 |
松下電器産業株式会社 |
番組情報を放送するセンター装置と端末装置
|
US6216215B1
(en)
|
1998-04-02 |
2001-04-10 |
Intel Corporation |
Method and apparatus for senior loads
|
US6157998A
(en)
|
1998-04-03 |
2000-12-05 |
Motorola Inc. |
Method for performing branch prediction and resolution of two or more branch instructions within two or more branch prediction buffers
|
US6205545B1
(en)
|
1998-04-30 |
2001-03-20 |
Hewlett-Packard Company |
Method and apparatus for using static branch predictions hints with dynamically translated code traces to improve performance
|
US6115809A
(en)
|
1998-04-30 |
2000-09-05 |
Hewlett-Packard Company |
Compiling strong and weak branching behavior instruction blocks to separate caches for dynamic and static prediction
|
US6256727B1
(en)
|
1998-05-12 |
2001-07-03 |
International Business Machines Corporation |
Method and system for fetching noncontiguous instructions in a single clock cycle
|
JPH11338710A
(ja)
|
1998-05-28 |
1999-12-10 |
Toshiba Corp |
複数種の命令セットを持つプロセッサのためのコンパイル方法ならびに装置および同方法がプログラムされ記録される記録媒体
|
US6272616B1
(en)
|
1998-06-17 |
2001-08-07 |
Agere Systems Guardian Corp. |
Method and apparatus for executing multiple instruction streams in a digital processor with multiple data paths
|
US6988183B1
(en)
*
|
1998-06-26 |
2006-01-17 |
Derek Chi-Lan Wong |
Methods for increasing instruction-level parallelism in microprocessors and digital system
|
US6260138B1
(en)
|
1998-07-17 |
2001-07-10 |
Sun Microsystems, Inc. |
Method and apparatus for branch instruction processing in a processor
|
US6122656A
(en)
|
1998-07-31 |
2000-09-19 |
Advanced Micro Devices, Inc. |
Processor configured to map logical register numbers to physical register numbers using virtual register numbers
|
US6272662B1
(en)
|
1998-08-04 |
2001-08-07 |
International Business Machines Corporation |
Distributed storage system using front-end and back-end locking
|
JP2000057054A
(ja)
|
1998-08-12 |
2000-02-25 |
Fujitsu Ltd |
高速アドレス変換システム
|
US8631066B2
(en)
|
1998-09-10 |
2014-01-14 |
Vmware, Inc. |
Mechanism for providing virtual machines for use by multiple users
|
US6339822B1
(en)
|
1998-10-02 |
2002-01-15 |
Advanced Micro Devices, Inc. |
Using padded instructions in a block-oriented cache
|
US6332189B1
(en)
|
1998-10-16 |
2001-12-18 |
Intel Corporation |
Branch prediction architecture
|
GB9825102D0
(en)
|
1998-11-16 |
1999-01-13 |
Insignia Solutions Plc |
Computer system
|
JP3110404B2
(ja)
|
1998-11-18 |
2000-11-20 |
甲府日本電気株式会社 |
マイクロプロセッサ装置及びそのソフトウェア命令高速化方法並びにその制御プログラムを記録した記録媒体
|
US6490673B1
(en)
|
1998-11-27 |
2002-12-03 |
Matsushita Electric Industrial Co., Ltd |
Processor, compiling apparatus, and compile program recorded on a recording medium
|
US6519682B2
(en)
|
1998-12-04 |
2003-02-11 |
Stmicroelectronics, Inc. |
Pipelined non-blocking level two cache system with inherent transaction collision-avoidance
|
US7020879B1
(en)
|
1998-12-16 |
2006-03-28 |
Mips Technologies, Inc. |
Interrupt and exception handling for multi-streaming digital processors
|
US6477562B2
(en)
|
1998-12-16 |
2002-11-05 |
Clearwater Networks, Inc. |
Prioritized instruction scheduling for multi-streaming processors
|
US6247097B1
(en)
|
1999-01-22 |
2001-06-12 |
International Business Machines Corporation |
Aligned instruction cache handling of instruction fetches across multiple predicted branch instructions
|
US6321298B1
(en)
|
1999-01-25 |
2001-11-20 |
International Business Machines Corporation |
Full cache coherency across multiple raid controllers
|
JP3842474B2
(ja)
|
1999-02-02 |
2006-11-08 |
株式会社ルネサステクノロジ |
データ処理装置
|
US6327650B1
(en)
|
1999-02-12 |
2001-12-04 |
Vsli Technology, Inc. |
Pipelined multiprocessing with upstream processor concurrently writing to local register and to register of downstream processor
|
US6732220B2
(en)
|
1999-02-17 |
2004-05-04 |
Elbrus International |
Method for emulating hardware features of a foreign architecture in a host operating system environment
|
US6668316B1
(en)
|
1999-02-17 |
2003-12-23 |
Elbrus International Limited |
Method and apparatus for conflict-free execution of integer and floating-point operations with a common register file
|
US6418530B2
(en)
|
1999-02-18 |
2002-07-09 |
Hewlett-Packard Company |
Hardware/software system for instruction profiling and trace selection using branch history information for branch predictions
|
US6437789B1
(en)
|
1999-02-19 |
2002-08-20 |
Evans & Sutherland Computer Corporation |
Multi-level cache controller
|
US6850531B1
(en)
|
1999-02-23 |
2005-02-01 |
Alcatel |
Multi-service network switch
|
US6212613B1
(en)
|
1999-03-22 |
2001-04-03 |
Cisco Technology, Inc. |
Methods and apparatus for reusing addresses in a computer
|
US6529928B1
(en)
|
1999-03-23 |
2003-03-04 |
Silicon Graphics, Inc. |
Floating-point adder performing floating-point and integer operations
|
EP1050808B1
(en)
|
1999-05-03 |
2008-04-30 |
STMicroelectronics S.A. |
Computer instruction scheduling
|
US6449671B1
(en)
|
1999-06-09 |
2002-09-10 |
Ati International Srl |
Method and apparatus for busing data elements
|
US6473833B1
(en)
|
1999-07-30 |
2002-10-29 |
International Business Machines Corporation |
Integrated cache and directory structure for multi-level caches
|
US6643770B1
(en)
|
1999-09-16 |
2003-11-04 |
Intel Corporation |
Branch misprediction recovery using a side memory
|
US6772325B1
(en)
|
1999-10-01 |
2004-08-03 |
Hitachi, Ltd. |
Processor architecture and operation for exploiting improved branch control instruction
|
US6704822B1
(en)
|
1999-10-01 |
2004-03-09 |
Sun Microsystems, Inc. |
Arbitration protocol for a shared data cache
|
US6457120B1
(en)
|
1999-11-01 |
2002-09-24 |
International Business Machines Corporation |
Processor and method including a cache having confirmation bits for improving address predictable branch instruction target predictions
|
US7441110B1
(en)
|
1999-12-10 |
2008-10-21 |
International Business Machines Corporation |
Prefetching using future branch path information derived from branch prediction
|
US7107434B2
(en)
|
1999-12-20 |
2006-09-12 |
Board Of Regents, The University Of Texas |
System, method and apparatus for allocating hardware resources using pseudorandom sequences
|
AU2597401A
(en)
|
1999-12-22 |
2001-07-03 |
Ubicom, Inc. |
System and method for instruction level multithreading in an embedded processor using zero-time context switching
|
US6557095B1
(en)
|
1999-12-27 |
2003-04-29 |
Intel Corporation |
Scheduling operations using a dependency matrix
|
US6542984B1
(en)
|
2000-01-03 |
2003-04-01 |
Advanced Micro Devices, Inc. |
Scheduler capable of issuing and reissuing dependency chains
|
WO2001050253A1
(en)
|
2000-01-03 |
2001-07-12 |
Advanced Micro Devices, Inc. |
Scheduler capable of issuing and reissuing dependency chains
|
US6594755B1
(en)
|
2000-01-04 |
2003-07-15 |
National Semiconductor Corporation |
System and method for interleaved execution of multiple independent threads
|
US6728872B1
(en)
|
2000-02-04 |
2004-04-27 |
International Business Machines Corporation |
Method and apparatus for verifying that instructions are pipelined in correct architectural sequence
|
GB0002848D0
(en)
|
2000-02-08 |
2000-03-29 |
Siroyan Limited |
Communicating instruction results in processors and compiling methods for processors
|
GB2365661A
(en)
|
2000-03-10 |
2002-02-20 |
British Telecomm |
Allocating switch requests within a packet switch
|
US6615340B1
(en)
|
2000-03-22 |
2003-09-02 |
Wilmot, Ii Richard Byron |
Extended operand management indicator structure and method
|
US6604187B1
(en)
|
2000-06-19 |
2003-08-05 |
Advanced Micro Devices, Inc. |
Providing global translations with address space numbers
|
US6557083B1
(en)
|
2000-06-30 |
2003-04-29 |
Intel Corporation |
Memory system for multiple data types
|
US6704860B1
(en)
|
2000-07-26 |
2004-03-09 |
International Business Machines Corporation |
Data processing system and method for fetching instruction blocks in response to a detected block sequence
|
US7206925B1
(en)
|
2000-08-18 |
2007-04-17 |
Sun Microsystems, Inc. |
Backing Register File for processors
|
US6728866B1
(en)
*
|
2000-08-31 |
2004-04-27 |
International Business Machines Corporation |
Partitioned issue queue and allocation strategy
|
US6721874B1
(en)
|
2000-10-12 |
2004-04-13 |
International Business Machines Corporation |
Method and system for dynamically shared completion table supporting multiple threads in a processing system
|
US7757065B1
(en)
|
2000-11-09 |
2010-07-13 |
Intel Corporation |
Instruction segment recording scheme
|
JP2002185513A
(ja)
|
2000-12-18 |
2002-06-28 |
Hitachi Ltd |
パケット通信ネットワークおよびパケット転送制御方法
|
US6877089B2
(en)
|
2000-12-27 |
2005-04-05 |
International Business Machines Corporation |
Branch prediction apparatus and process for restoring replaced branch history for use in future branch predictions for an executing program
|
US6907600B2
(en)
|
2000-12-27 |
2005-06-14 |
Intel Corporation |
Virtual translation lookaside buffer
|
US6647466B2
(en)
|
2001-01-25 |
2003-11-11 |
Hewlett-Packard Development Company, L.P. |
Method and apparatus for adaptively bypassing one or more levels of a cache hierarchy
|
FR2820921A1
(fr)
|
2001-02-14 |
2002-08-16 |
Canon Kk |
Dispositif et procede de transmission dans un commutateur
|
US6985951B2
(en)
|
2001-03-08 |
2006-01-10 |
International Business Machines Corporation |
Inter-partition message passing method, system and program product for managing workload in a partitioned processing environment
|
US6950927B1
(en)
|
2001-04-13 |
2005-09-27 |
The United States Of America As Represented By The Secretary Of The Navy |
System and method for instruction-level parallelism in a programmable multiple network processor environment
|
US7200740B2
(en)
|
2001-05-04 |
2007-04-03 |
Ip-First, Llc |
Apparatus and method for speculatively performing a return instruction in a microprocessor
|
US7707397B2
(en)
|
2001-05-04 |
2010-04-27 |
Via Technologies, Inc. |
Variable group associativity branch target address cache delivering multiple target addresses per cache line
|
US6658549B2
(en)
|
2001-05-22 |
2003-12-02 |
Hewlett-Packard Development Company, Lp. |
Method and system allowing a single entity to manage memory comprising compressed and uncompressed data
|
US6985591B2
(en)
|
2001-06-29 |
2006-01-10 |
Intel Corporation |
Method and apparatus for distributing keys for decrypting and re-encrypting publicly distributed media
|
US7203824B2
(en)
|
2001-07-03 |
2007-04-10 |
Ip-First, Llc |
Apparatus and method for handling BTAC branches that wrap across instruction cache lines
|
US7024545B1
(en)
|
2001-07-24 |
2006-04-04 |
Advanced Micro Devices, Inc. |
Hybrid branch prediction device with two levels of branch prediction cache
|
US6954846B2
(en)
|
2001-08-07 |
2005-10-11 |
Sun Microsystems, Inc. |
Microprocessor and method for giving each thread exclusive access to one register file in a multi-threading mode and for giving an active thread access to multiple register files in a single thread mode
|
US6718440B2
(en)
|
2001-09-28 |
2004-04-06 |
Intel Corporation |
Memory access latency hiding with hint buffer
|
US7150021B1
(en)
|
2001-10-12 |
2006-12-12 |
Palau Acquisition Corporation (Delaware) |
Method and system to allocate resources within an interconnect device according to a resource allocation table
|
US7117347B2
(en)
|
2001-10-23 |
2006-10-03 |
Ip-First, Llc |
Processor including fallback branch prediction mechanism for far jump and far call instructions
|
US7272832B2
(en)
|
2001-10-25 |
2007-09-18 |
Hewlett-Packard Development Company, L.P. |
Method of protecting user process data in a secure platform inaccessible to the operating system and other tasks on top of the secure platform
|
US6964043B2
(en)
|
2001-10-30 |
2005-11-08 |
Intel Corporation |
Method, apparatus, and system to optimize frequently executed code and to use compiler transformation and hardware support to handle infrequently executed code
|
GB2381886B
(en)
|
2001-11-07 |
2004-06-23 |
Sun Microsystems Inc |
Computer system with virtual memory and paging mechanism
|
US7092869B2
(en)
|
2001-11-14 |
2006-08-15 |
Ronald Hilton |
Memory address prediction under emulation
|
US7363467B2
(en)
*
|
2002-01-03 |
2008-04-22 |
Intel Corporation |
Dependence-chain processing using trace descriptors having dependency descriptors
|
US6640333B2
(en)
|
2002-01-10 |
2003-10-28 |
Lsi Logic Corporation |
Architecture for a sea of platforms
|
US7055021B2
(en)
|
2002-02-05 |
2006-05-30 |
Sun Microsystems, Inc. |
Out-of-order processor that reduces mis-speculation using a replay scoreboard
|
US7331040B2
(en)
|
2002-02-06 |
2008-02-12 |
Transitive Limted |
Condition code flag emulation for program code conversion
|
US6839816B2
(en)
|
2002-02-26 |
2005-01-04 |
International Business Machines Corporation |
Shared cache line update mechanism
|
US6731292B2
(en)
|
2002-03-06 |
2004-05-04 |
Sun Microsystems, Inc. |
System and method for controlling a number of outstanding data transactions within an integrated circuit
|
JP3719509B2
(ja)
|
2002-04-01 |
2005-11-24 |
株式会社ソニー・コンピュータエンタテインメント |
シリアル演算パイプライン、演算装置、算術論理演算回路およびシリアル演算パイプラインによる演算方法
|
US7565509B2
(en)
|
2002-04-17 |
2009-07-21 |
Microsoft Corporation |
Using limits on address translation to control access to an addressable entity
|
US6920530B2
(en)
|
2002-04-23 |
2005-07-19 |
Sun Microsystems, Inc. |
Scheme for reordering instructions via an instruction caching mechanism
|
US7113488B2
(en)
|
2002-04-24 |
2006-09-26 |
International Business Machines Corporation |
Reconfigurable circular bus
|
US7281055B2
(en)
|
2002-05-28 |
2007-10-09 |
Newisys, Inc. |
Routing mechanisms in systems having multiple multi-processor clusters
|
US7117346B2
(en)
|
2002-05-31 |
2006-10-03 |
Freescale Semiconductor, Inc. |
Data processing system having multiple register contexts and method therefor
|
US6938151B2
(en)
|
2002-06-04 |
2005-08-30 |
International Business Machines Corporation |
Hybrid branch prediction using a global selection counter and a prediction method comparison table
|
US8024735B2
(en)
|
2002-06-14 |
2011-09-20 |
Intel Corporation |
Method and apparatus for ensuring fairness and forward progress when executing multiple threads of execution
|
JP3845043B2
(ja)
|
2002-06-28 |
2006-11-15 |
富士通株式会社 |
命令フェッチ制御装置
|
JP3982353B2
(ja)
|
2002-07-12 |
2007-09-26 |
日本電気株式会社 |
フォルトトレラントコンピュータ装置、その再同期化方法及び再同期化プログラム
|
US6944744B2
(en)
|
2002-08-27 |
2005-09-13 |
Advanced Micro Devices, Inc. |
Apparatus and method for independently schedulable functional units with issue lock mechanism in a processor
|
US6950925B1
(en)
|
2002-08-28 |
2005-09-27 |
Advanced Micro Devices, Inc. |
Scheduler for use in a microprocessor that supports data-speculative execution
|
US7546422B2
(en)
|
2002-08-28 |
2009-06-09 |
Intel Corporation |
Method and apparatus for the synchronization of distributed caches
|
TW200408242A
(en)
|
2002-09-06 |
2004-05-16 |
Matsushita Electric Ind Co Ltd |
Home terminal apparatus and communication system
|
US6895491B2
(en)
|
2002-09-26 |
2005-05-17 |
Hewlett-Packard Development Company, L.P. |
Memory addressing for a virtual machine implementation on a computer processor supporting virtual hash-page-table searching
|
US7334086B2
(en)
|
2002-10-08 |
2008-02-19 |
Rmi Corporation |
Advanced processor with system on a chip interconnect technology
|
US6829698B2
(en)
|
2002-10-10 |
2004-12-07 |
International Business Machines Corporation |
Method, apparatus and system for acquiring a global promotion facility utilizing a data-less transaction
|
US7213248B2
(en)
|
2002-10-10 |
2007-05-01 |
International Business Machines Corporation |
High speed promotion mechanism suitable for lock acquisition in a multiprocessor data processing system
|
US7222218B2
(en)
|
2002-10-22 |
2007-05-22 |
Sun Microsystems, Inc. |
System and method for goal-based scheduling of blocks of code for concurrent execution
|
US20040103251A1
(en)
|
2002-11-26 |
2004-05-27 |
Mitchell Alsup |
Microprocessor including a first level cache and a second level cache having different cache line sizes
|
CN1720494A
(zh)
|
2002-12-04 |
2006-01-11 |
皇家飞利浦电子股份有限公司 |
减少微处理器的功率消耗的寄存器堆选通方法
|
US6981083B2
(en)
|
2002-12-05 |
2005-12-27 |
International Business Machines Corporation |
Processor virtualization mechanism via an enhanced restoration of hard architected states
|
US7073042B2
(en)
|
2002-12-12 |
2006-07-04 |
Intel Corporation |
Reclaiming existing fields in address translation data structures to extend control over memory accesses
|
US20040117594A1
(en)
|
2002-12-13 |
2004-06-17 |
Vanderspek Julius |
Memory management method
|
US20040122887A1
(en)
|
2002-12-20 |
2004-06-24 |
Macy William W. |
Efficient multiplication of small matrices using SIMD registers
|
US7191349B2
(en)
|
2002-12-26 |
2007-03-13 |
Intel Corporation |
Mechanism for processor power state aware distribution of lowest priority interrupt
|
US20040139441A1
(en)
|
2003-01-09 |
2004-07-15 |
Kabushiki Kaisha Toshiba |
Processor, arithmetic operation processing method, and priority determination method
|
US6925421B2
(en)
|
2003-01-09 |
2005-08-02 |
International Business Machines Corporation |
Method, system, and computer program product for estimating the number of consumers that place a load on an individual resource in a pool of physically distributed resources
|
US7178010B2
(en)
|
2003-01-16 |
2007-02-13 |
Ip-First, Llc |
Method and apparatus for correcting an internal call/return stack in a microprocessor that detects from multiple pipeline stages incorrect speculative update of the call/return stack
|
US7089374B2
(en)
|
2003-02-13 |
2006-08-08 |
Sun Microsystems, Inc. |
Selectively unmarking load-marked cache lines during transactional program execution
|
US7278030B1
(en)
|
2003-03-03 |
2007-10-02 |
Vmware, Inc. |
Virtualization system for computers having multiple protection mechanisms
|
US6912644B1
(en)
|
2003-03-06 |
2005-06-28 |
Intel Corporation |
Method and apparatus to steer memory access operations in a virtual memory system
|
US7111145B1
(en)
|
2003-03-25 |
2006-09-19 |
Vmware, Inc. |
TLB miss fault handler and method for accessing multiple page tables
|
US7143273B2
(en)
|
2003-03-31 |
2006-11-28 |
Intel Corporation |
Method and apparatus for dynamic branch prediction utilizing multiple stew algorithms for indexing a global history
|
CN1214666C
(zh)
|
2003-04-07 |
2005-08-10 |
华为技术有限公司 |
位置业务中限制位置信息请求流量的方法
|
US7058764B2
(en)
|
2003-04-14 |
2006-06-06 |
Hewlett-Packard Development Company, L.P. |
Method of adaptive cache partitioning to increase host I/O performance
|
US7139855B2
(en)
|
2003-04-24 |
2006-11-21 |
International Business Machines Corporation |
High performance synchronization of resource allocation in a logically-partitioned system
|
US7290261B2
(en)
|
2003-04-24 |
2007-10-30 |
International Business Machines Corporation |
Method and logical apparatus for rename register reallocation in a simultaneous multi-threaded (SMT) processor
|
US7469407B2
(en)
|
2003-04-24 |
2008-12-23 |
International Business Machines Corporation |
Method for resource balancing using dispatch flush in a simultaneous multithread processor
|
EP1471421A1
(en)
|
2003-04-24 |
2004-10-27 |
STMicroelectronics Limited |
Speculative load instruction control
|
US7055003B2
(en)
|
2003-04-25 |
2006-05-30 |
International Business Machines Corporation |
Data cache scrub mechanism for large L2/L3 data cache structures
|
US7007108B2
(en)
|
2003-04-30 |
2006-02-28 |
Lsi Logic Corporation |
System method for use of hardware semaphores for resource release notification wherein messages comprises read-modify-write operation and address
|
WO2004114128A2
(en)
|
2003-06-25 |
2004-12-29 |
Koninklijke Philips Electronics N.V. |
Instruction controlled data processing device
|
JP2005032018A
(ja)
|
2003-07-04 |
2005-02-03 |
Semiconductor Energy Lab Co Ltd |
遺伝的アルゴリズムを用いたマイクロプロセッサ
|
US7149872B2
(en)
|
2003-07-10 |
2006-12-12 |
Transmeta Corporation |
System and method for identifying TLB entries associated with a physical address of a specified range
|
WO2006082091A2
(en)
|
2005-02-07 |
2006-08-10 |
Pact Xpp Technologies Ag |
Low latency massive parallel data processing device
|
US7089398B2
(en)
|
2003-07-31 |
2006-08-08 |
Silicon Graphics, Inc. |
Address translation using a page size tag
|
US8296771B2
(en)
|
2003-08-18 |
2012-10-23 |
Cray Inc. |
System and method for mapping between resource consumers and resource providers in a computing system
|
US7133950B2
(en)
|
2003-08-19 |
2006-11-07 |
Sun Microsystems, Inc. |
Request arbitration in multi-core processor
|
US9032404B2
(en)
|
2003-08-28 |
2015-05-12 |
Mips Technologies, Inc. |
Preemptive multitasking employing software emulation of directed exceptions in a multithreading processor
|
US7594089B2
(en)
|
2003-08-28 |
2009-09-22 |
Mips Technologies, Inc. |
Smart memory based synchronization controller for a multi-threaded multiprocessor SoC
|
US7610473B2
(en)
|
2003-08-28 |
2009-10-27 |
Mips Technologies, Inc. |
Apparatus, method, and instruction for initiation of concurrent instruction streams in a multithreading microprocessor
|
US7849297B2
(en)
|
2003-08-28 |
2010-12-07 |
Mips Technologies, Inc. |
Software emulation of directed exceptions in a multithreading processor
|
US7111126B2
(en)
|
2003-09-24 |
2006-09-19 |
Arm Limited |
Apparatus and method for loading data values
|
JP4057989B2
(ja)
|
2003-09-26 |
2008-03-05 |
株式会社東芝 |
スケジューリング方法および情報処理システム
|
FR2860313B1
(fr)
|
2003-09-30 |
2005-11-04 |
Commissariat Energie Atomique |
Composant a architecture reconfigurable dynamiquement
|
US7047322B1
(en)
|
2003-09-30 |
2006-05-16 |
Unisys Corporation |
System and method for performing conflict resolution and flow control in a multiprocessor system
|
US7373637B2
(en)
|
2003-09-30 |
2008-05-13 |
International Business Machines Corporation |
Method and apparatus for counting instruction and memory location ranges
|
TWI281121B
(en)
|
2003-10-06 |
2007-05-11 |
Ip First Llc |
Apparatus and method for selectively overriding return stack prediction in response to detection of non-standard return sequence
|
US8407433B2
(en)
|
2007-06-25 |
2013-03-26 |
Sonics, Inc. |
Interconnect implementing internal controls
|
US7395372B2
(en)
|
2003-11-14 |
2008-07-01 |
International Business Machines Corporation |
Method and system for providing cache set selection which is power optimized
|
US7243170B2
(en)
|
2003-11-24 |
2007-07-10 |
International Business Machines Corporation |
Method and circuit for reading and writing an instruction buffer
|
US20050120191A1
(en)
|
2003-12-02 |
2005-06-02 |
Intel Corporation (A Delaware Corporation) |
Checkpoint-based register reclamation
|
US20050132145A1
(en)
|
2003-12-15 |
2005-06-16 |
Finisar Corporation |
Contingent processor time division multiple access of memory in a multi-processor system to allow supplemental memory consumer access
|
US7310722B2
(en)
|
2003-12-18 |
2007-12-18 |
Nvidia Corporation |
Across-thread out of order instruction dispatch in a multithreaded graphics processor
|
US7293164B2
(en)
|
2004-01-14 |
2007-11-06 |
International Business Machines Corporation |
Autonomic method and apparatus for counting branch instructions to generate branch statistics meant to improve branch predictions
|
US20050204118A1
(en)
|
2004-02-27 |
2005-09-15 |
National Chiao Tung University |
Method for inter-cluster communication that employs register permutation
|
US20050216920A1
(en)
|
2004-03-24 |
2005-09-29 |
Vijay Tewari |
Use of a virtual machine to emulate a hardware device
|
EP1731998A1
(en)
|
2004-03-29 |
2006-12-13 |
Kyoto University |
Data processing device, data processing program, and recording medium containing the data processing program
|
US7383427B2
(en)
|
2004-04-22 |
2008-06-03 |
Sony Computer Entertainment Inc. |
Multi-scalar extension for SIMD instruction set processors
|
US20050251649A1
(en)
|
2004-04-23 |
2005-11-10 |
Sony Computer Entertainment Inc. |
Methods and apparatus for address map optimization on a multi-scalar extension
|
US7418582B1
(en)
|
2004-05-13 |
2008-08-26 |
Sun Microsystems, Inc. |
Versatile register file design for a multi-threaded processor utilizing different modes and register windows
|
US7478198B2
(en)
|
2004-05-24 |
2009-01-13 |
Intel Corporation |
Multithreaded clustered microarchitecture with dynamic back-end assignment
|
US7594234B1
(en)
|
2004-06-04 |
2009-09-22 |
Sun Microsystems, Inc. |
Adaptive spin-then-block mutual exclusion in multi-threaded processing
|
US7284092B2
(en)
|
2004-06-24 |
2007-10-16 |
International Business Machines Corporation |
Digital data processing apparatus having multi-level register file
|
US20050289530A1
(en)
|
2004-06-29 |
2005-12-29 |
Robison Arch D |
Scheduling of instructions in program compilation
|
EP1628235A1
(en)
|
2004-07-01 |
2006-02-22 |
Texas Instruments Incorporated |
Method and system of ensuring integrity of a secure mode entry sequence
|
US8044951B1
(en)
|
2004-07-02 |
2011-10-25 |
Nvidia Corporation |
Integer-based functionality in a graphics shading language
|
US7339592B2
(en)
|
2004-07-13 |
2008-03-04 |
Nvidia Corporation |
Simulating multiported memories using lower port count memories
|
US7398347B1
(en)
|
2004-07-14 |
2008-07-08 |
Altera Corporation |
Methods and apparatus for dynamic instruction controlled reconfigurable register file
|
EP1619593A1
(en)
|
2004-07-22 |
2006-01-25 |
Sap Ag |
Computer-Implemented method and system for performing a product availability check
|
JP4064380B2
(ja)
|
2004-07-29 |
2008-03-19 |
富士通株式会社 |
演算処理装置およびその制御方法
|
US8443171B2
(en)
|
2004-07-30 |
2013-05-14 |
Hewlett-Packard Development Company, L.P. |
Run-time updating of prediction hint instructions
|
US7213106B1
(en)
|
2004-08-09 |
2007-05-01 |
Sun Microsystems, Inc. |
Conservative shadow cache support in a point-to-point connected multiprocessing node
|
US7318143B2
(en)
|
2004-10-20 |
2008-01-08 |
Arm Limited |
Reuseable configuration data
|
US20090150890A1
(en)
|
2007-12-10 |
2009-06-11 |
Yourst Matt T |
Strand-based computing hardware and dynamically optimizing strandware for a high performance microprocessor system
|
US7707578B1
(en)
|
2004-12-16 |
2010-04-27 |
Vmware, Inc. |
Mechanism for scheduling execution of threads for fair resource allocation in a multi-threaded and/or multi-core processing system
|
US7257695B2
(en)
|
2004-12-28 |
2007-08-14 |
Intel Corporation |
Register file regions for a processing system
|
US7996644B2
(en)
|
2004-12-29 |
2011-08-09 |
Intel Corporation |
Fair sharing of a cache in a multi-core/multi-threaded processor by dynamically partitioning of the cache
|
US8719819B2
(en)
|
2005-06-30 |
2014-05-06 |
Intel Corporation |
Mechanism for instruction set based thread execution on a plurality of instruction sequencers
|
US7050922B1
(en)
|
2005-01-14 |
2006-05-23 |
Agilent Technologies, Inc. |
Method for optimizing test order, and machine-readable media storing sequences of instructions to perform same
|
US7681014B2
(en)
|
2005-02-04 |
2010-03-16 |
Mips Technologies, Inc. |
Multithreading instruction scheduler employing thread group priorities
|
US7657891B2
(en)
|
2005-02-04 |
2010-02-02 |
Mips Technologies, Inc. |
Multithreading microprocessor with optimized thread scheduler for increasing pipeline utilization efficiency
|
US7400548B2
(en)
|
2005-02-09 |
2008-07-15 |
International Business Machines Corporation |
Method for providing multiple reads/writes using a 2read/2write register file array
|
US7343476B2
(en)
|
2005-02-10 |
2008-03-11 |
International Business Machines Corporation |
Intelligent SMT thread hang detect taking into account shared resource contention/blocking
|
US7152155B2
(en)
|
2005-02-18 |
2006-12-19 |
Qualcomm Incorporated |
System and method of correcting a branch misprediction
|
US20060200655A1
(en)
|
2005-03-04 |
2006-09-07 |
Smith Rodney W |
Forward looking branch target address caching
|
US8195922B2
(en)
|
2005-03-18 |
2012-06-05 |
Marvell World Trade, Ltd. |
System for dynamically allocating processing time to multiple threads
|
US20060212853A1
(en)
|
2005-03-18 |
2006-09-21 |
Marvell World Trade Ltd. |
Real-time control apparatus having a multi-thread processor
|
GB2424727B
(en)
|
2005-03-30 |
2007-08-01 |
Transitive Ltd |
Preparing instruction groups for a processor having a multiple issue ports
|
US8522253B1
(en)
|
2005-03-31 |
2013-08-27 |
Guillermo Rozas |
Hardware support for virtual machine and operating system context switching in translation lookaside buffers and virtually tagged caches
|
US7313775B2
(en)
|
2005-04-06 |
2007-12-25 |
Lsi Corporation |
Integrated circuit with relocatable processor hardmac
|
US20060230243A1
(en)
|
2005-04-06 |
2006-10-12 |
Robert Cochran |
Cascaded snapshots
|
US20060230409A1
(en)
|
2005-04-07 |
2006-10-12 |
Matteo Frigo |
Multithreaded processor architecture with implicit granularity adaptation
|
US8230423B2
(en)
|
2005-04-07 |
2012-07-24 |
International Business Machines Corporation |
Multithreaded processor architecture with operational latency hiding
|
US20060230253A1
(en)
|
2005-04-11 |
2006-10-12 |
Lucian Codrescu |
Unified non-partitioned register files for a digital signal processor operating in an interleaved multi-threaded environment
|
US20060236074A1
(en)
|
2005-04-14 |
2006-10-19 |
Arm Limited |
Indicating storage locations within caches
|
US7437543B2
(en)
|
2005-04-19 |
2008-10-14 |
International Business Machines Corporation |
Reducing the fetch time of target instructions of a predicted taken branch instruction
|
US7461237B2
(en)
|
2005-04-20 |
2008-12-02 |
Sun Microsystems, Inc. |
Method and apparatus for suppressing duplicative prefetches for branch target cache lines
|
US8713286B2
(en)
|
2005-04-26 |
2014-04-29 |
Qualcomm Incorporated |
Register files for a digital signal processor operating in an interleaved multi-threaded environment
|
GB2426084A
(en)
|
2005-05-13 |
2006-11-15 |
Agilent Technologies Inc |
Updating data in a dual port memory
|
US7861055B2
(en)
|
2005-06-07 |
2010-12-28 |
Broadcom Corporation |
Method and system for on-chip configurable data ram for fast memory and pseudo associative caches
|
US8010969B2
(en)
|
2005-06-13 |
2011-08-30 |
Intel Corporation |
Mechanism for monitoring instruction set based thread execution on a plurality of instruction sequencers
|
GB2444455A
(en)
*
|
2005-08-29 |
2008-06-04 |
Searete Llc |
Scheduling mechanism of a hierarchical processor including multiple parallel clusters
|
US7765350B2
(en)
|
2005-09-14 |
2010-07-27 |
Koninklijke Philips Electronics N.V. |
Method and system for bus arbitration
|
US7350056B2
(en)
|
2005-09-27 |
2008-03-25 |
International Business Machines Corporation |
Method and apparatus for issuing instructions from an issue queue in an information handling system
|
US7676634B1
(en)
|
2005-09-28 |
2010-03-09 |
Sun Microsystems, Inc. |
Selective trace cache invalidation for self-modifying code via memory aging
|
US7231106B2
(en)
|
2005-09-30 |
2007-06-12 |
Lucent Technologies Inc. |
Apparatus for directing an optical signal from an input fiber to an output fiber within a high index host
|
US7613131B2
(en)
|
2005-11-10 |
2009-11-03 |
Citrix Systems, Inc. |
Overlay network infrastructure
|
US7681019B1
(en)
*
|
2005-11-18 |
2010-03-16 |
Sun Microsystems, Inc. |
Executing functions determined via a collection of operations from translated instructions
|
US7861060B1
(en)
|
2005-12-15 |
2010-12-28 |
Nvidia Corporation |
Parallel data processing systems and methods using cooperative thread arrays and thread identifier values to determine processing behavior
|
US7634637B1
(en)
|
2005-12-16 |
2009-12-15 |
Nvidia Corporation |
Execution of parallel groups of threads with per-instruction serialization
|
US7770161B2
(en)
|
2005-12-28 |
2010-08-03 |
International Business Machines Corporation |
Post-register allocation profile directed instruction scheduling
|
US8423682B2
(en)
|
2005-12-30 |
2013-04-16 |
Intel Corporation |
Address space emulation
|
GB2435362B
(en)
|
2006-02-20 |
2008-11-26 |
Cramer Systems Ltd |
Method of configuring devices in a telecommunications network
|
WO2007097019A1
(ja)
|
2006-02-27 |
2007-08-30 |
Fujitsu Limited |
キャッシュ制御装置およびキャッシュ制御方法
|
US7543282B2
(en)
|
2006-03-24 |
2009-06-02 |
Sun Microsystems, Inc. |
Method and apparatus for selectively executing different executable code versions which are optimized in different ways
|
US8327115B2
(en)
|
2006-04-12 |
2012-12-04 |
Soft Machines, Inc. |
Plural matrices of execution units for processing matrices of row dependent instructions in single clock cycle in super or separate mode
|
US7577820B1
(en)
|
2006-04-14 |
2009-08-18 |
Tilera Corporation |
Managing data in a parallel processing environment
|
US7610571B2
(en)
|
2006-04-14 |
2009-10-27 |
Cadence Design Systems, Inc. |
Method and system for simulating state retention of an RTL design
|
CN100485636C
(zh)
|
2006-04-24 |
2009-05-06 |
华为技术有限公司 |
一种基于模型驱动进行电信级业务开发的调试方法及装置
|
US7804076B2
(en)
|
2006-05-10 |
2010-09-28 |
Taiwan Semiconductor Manufacturing Co., Ltd |
Insulator for high current ion implanters
|
US8145882B1
(en)
|
2006-05-25 |
2012-03-27 |
Mips Technologies, Inc. |
Apparatus and method for processing template based user defined instructions
|
US20080126771A1
(en)
|
2006-07-25 |
2008-05-29 |
Lei Chen |
Branch Target Extension for an Instruction Cache
|
CN100495324C
(zh)
|
2006-07-27 |
2009-06-03 |
中国科学院计算技术研究所 |
复杂指令集体系结构中的深度优先异常处理方法
|
US7904704B2
(en)
|
2006-08-14 |
2011-03-08 |
Marvell World Trade Ltd. |
Instruction dispatching method and apparatus
|
US8046775B2
(en)
|
2006-08-14 |
2011-10-25 |
Marvell World Trade Ltd. |
Event-based bandwidth allocation mode switching method and apparatus
|
US7539842B2
(en)
|
2006-08-15 |
2009-05-26 |
International Business Machines Corporation |
Computer memory system for selecting memory buses according to physical memory organization information stored in virtual address translation tables
|
US7594060B2
(en)
|
2006-08-23 |
2009-09-22 |
Sun Microsystems, Inc. |
Data buffer allocation in a non-blocking data services platform using input/output switching fabric
|
US7752474B2
(en)
|
2006-09-22 |
2010-07-06 |
Apple Inc. |
L1 cache flush when processor is entering low power mode
|
US7716460B2
(en)
|
2006-09-29 |
2010-05-11 |
Qualcomm Incorporated |
Effective use of a BHT in processor having variable length instruction set execution modes
|
US7774549B2
(en)
|
2006-10-11 |
2010-08-10 |
Mips Technologies, Inc. |
Horizontally-shared cache victims in multiple core processors
|
TWI337495B
(en)
|
2006-10-26 |
2011-02-11 |
Au Optronics Corp |
System and method for operation scheduling
|
US7680988B1
(en)
|
2006-10-30 |
2010-03-16 |
Nvidia Corporation |
Single interconnect providing read and write access to a memory shared by concurrent threads
|
US7617384B1
(en)
|
2006-11-06 |
2009-11-10 |
Nvidia Corporation |
Structured programming control flow using a disable mask in a SIMD architecture
|
EP2523101B1
(en)
|
2006-11-14 |
2014-06-04 |
Soft Machines, Inc. |
Apparatus and method for processing complex instruction formats in a multi- threaded architecture supporting various context switch modes and virtualization schemes
|
US7493475B2
(en)
|
2006-11-15 |
2009-02-17 |
Stmicroelectronics, Inc. |
Instruction vector-mode processing in multi-lane processor by multiplex switch replicating instruction in one lane to select others along with updated operand address
|
US7934179B2
(en)
|
2006-11-20 |
2011-04-26 |
Et International, Inc. |
Systems and methods for logic verification
|
US20080235500A1
(en)
|
2006-11-21 |
2008-09-25 |
Davis Gordon T |
Structure for instruction cache trace formation
|
JP2008130056A
(ja)
|
2006-11-27 |
2008-06-05 |
Renesas Technology Corp |
半導体回路
|
US7783869B2
(en)
|
2006-12-19 |
2010-08-24 |
Arm Limited |
Accessing branch predictions ahead of instruction fetching
|
WO2008077088A2
(en)
|
2006-12-19 |
2008-06-26 |
The Board Of Governors For Higher Education, State Of Rhode Island And Providence Plantations |
System and method for branch misprediction prediction using complementary branch predictors
|
EP1940028B1
(en)
|
2006-12-29 |
2012-02-29 |
STMicroelectronics Srl |
Asynchronous interconnection system for 3D inter-chip communication
|
US8321849B2
(en)
|
2007-01-26 |
2012-11-27 |
Nvidia Corporation |
Virtual architecture and instruction set for parallel thread computing
|
TW200833002A
(en)
|
2007-01-31 |
2008-08-01 |
Univ Nat Yunlin Sci & Tech |
Distributed switching circuit having fairness
|
US20080189501A1
(en)
|
2007-02-05 |
2008-08-07 |
Irish John D |
Methods and Apparatus for Issuing Commands on a Bus
|
US7685410B2
(en)
|
2007-02-13 |
2010-03-23 |
Global Foundries Inc. |
Redirect recovery cache that receives branch misprediction redirects and caches instructions to be dispatched in response to the redirects
|
US7647483B2
(en)
|
2007-02-20 |
2010-01-12 |
Sony Computer Entertainment Inc. |
Multi-threaded parallel processor methods and apparatus
|
JP4980751B2
(ja)
|
2007-03-02 |
2012-07-18 |
富士通セミコンダクター株式会社 |
データ処理装置、およびメモリのリードアクティブ制御方法。
|
US8452907B2
(en)
|
2007-03-27 |
2013-05-28 |
Arm Limited |
Data processing apparatus and method for arbitrating access to a shared resource
|
US20080250227A1
(en)
|
2007-04-04 |
2008-10-09 |
Linderman Michael D |
General Purpose Multiprocessor Programming Apparatus And Method
|
US7716183B2
(en)
|
2007-04-11 |
2010-05-11 |
Dot Hill Systems Corporation |
Snapshot preserved data cloning
|
US7941791B2
(en)
|
2007-04-13 |
2011-05-10 |
Perry Wang |
Programming environment for heterogeneous processor resource integration
|
US7769955B2
(en)
|
2007-04-27 |
2010-08-03 |
Arm Limited |
Multiple thread instruction fetch from different cache levels
|
US7711935B2
(en)
|
2007-04-30 |
2010-05-04 |
Netlogic Microsystems, Inc. |
Universal branch identifier for invalidation of speculative instructions
|
US8555039B2
(en)
|
2007-05-03 |
2013-10-08 |
Qualcomm Incorporated |
System and method for using a local condition code register for accelerating conditional instruction execution in a pipeline processor
|
US8219996B1
(en)
|
2007-05-09 |
2012-07-10 |
Hewlett-Packard Development Company, L.P. |
Computer processor with fairness monitor
|
CN101344840B
(zh)
|
2007-07-10 |
2011-08-31 |
苏州简约纳电子有限公司 |
一种微处理器及在微处理器中执行指令的方法
|
US7937568B2
(en)
|
2007-07-11 |
2011-05-03 |
International Business Machines Corporation |
Adaptive execution cycle control method for enhanced instruction throughput
|
US20090025004A1
(en)
|
2007-07-16 |
2009-01-22 |
Microsoft Corporation |
Scheduling by Growing and Shrinking Resource Allocation
|
US8108545B2
(en)
|
2007-08-27 |
2012-01-31 |
International Business Machines Corporation |
Packet coalescing in virtual channels of a data processing system in a multi-tiered full-graph interconnect architecture
|
US7711929B2
(en)
|
2007-08-30 |
2010-05-04 |
International Business Machines Corporation |
Method and system for tracking instruction dependency in an out-of-order processor
|
US8725991B2
(en)
|
2007-09-12 |
2014-05-13 |
Qualcomm Incorporated |
Register file system and method for pipelined processing
|
US8082420B2
(en)
|
2007-10-24 |
2011-12-20 |
International Business Machines Corporation |
Method and apparatus for executing instructions
|
US7856530B1
(en)
|
2007-10-31 |
2010-12-21 |
Network Appliance, Inc. |
System and method for implementing a dynamic cache for a data storage system
|
US7877559B2
(en)
|
2007-11-26 |
2011-01-25 |
Globalfoundries Inc. |
Mechanism to accelerate removal of store operations from a queue
|
US8245232B2
(en)
|
2007-11-27 |
2012-08-14 |
Microsoft Corporation |
Software-configurable and stall-time fair memory access scheduling mechanism for shared memory systems
|
US7809925B2
(en)
|
2007-12-07 |
2010-10-05 |
International Business Machines Corporation |
Processing unit incorporating vectorizable execution unit
|
US8145844B2
(en)
|
2007-12-13 |
2012-03-27 |
Arm Limited |
Memory controller with write data cache and read data cache
|
US7870371B2
(en)
|
2007-12-17 |
2011-01-11 |
Microsoft Corporation |
Target-frequency based indirect jump prediction for high-performance processors
|
US7831813B2
(en)
|
2007-12-17 |
2010-11-09 |
Globalfoundries Inc. |
Uses of known good code for implementing processor architectural modifications
|
US20090165007A1
(en)
|
2007-12-19 |
2009-06-25 |
Microsoft Corporation |
Task-level thread scheduling and resource allocation
|
US8782384B2
(en)
|
2007-12-20 |
2014-07-15 |
Advanced Micro Devices, Inc. |
Branch history with polymorphic indirect branch information
|
US7917699B2
(en)
|
2007-12-21 |
2011-03-29 |
Mips Technologies, Inc. |
Apparatus and method for controlling the exclusivity mode of a level-two cache
|
US9244855B2
(en)
|
2007-12-31 |
2016-01-26 |
Intel Corporation |
Method, system, and apparatus for page sizing extension
|
US8645965B2
(en)
|
2007-12-31 |
2014-02-04 |
Intel Corporation |
Supporting metered clients with manycore through time-limited partitioning
|
US7877582B2
(en)
|
2008-01-31 |
2011-01-25 |
International Business Machines Corporation |
Multi-addressable register file
|
WO2009101563A1
(en)
|
2008-02-11 |
2009-08-20 |
Nxp B.V. |
Multiprocessing implementing a plurality of virtual processors
|
US7987343B2
(en)
|
2008-03-19 |
2011-07-26 |
International Business Machines Corporation |
Processor and method for synchronous load multiple fetching sequence and pipeline stage result tracking to facilitate early address generation interlock bypass
|
US7949972B2
(en)
|
2008-03-19 |
2011-05-24 |
International Business Machines Corporation |
Method, system and computer program product for exploiting orthogonal control vectors in timing driven synthesis
|
US9513905B2
(en)
|
2008-03-28 |
2016-12-06 |
Intel Corporation |
Vector instructions to enable efficient synchronization and parallel reduction operations
|
US8120608B2
(en)
|
2008-04-04 |
2012-02-21 |
Via Technologies, Inc. |
Constant buffering for a computational core of a programmable graphics processing unit
|
TWI364703B
(en)
|
2008-05-26 |
2012-05-21 |
Faraday Tech Corp |
Processor and early execution method of data load thereof
|
US8145880B1
(en)
|
2008-07-07 |
2012-03-27 |
Ovics |
Matrix processor data switch routing systems and methods
|
US8516454B2
(en)
|
2008-07-10 |
2013-08-20 |
Rocketick Technologies Ltd. |
Efficient parallel computation of dependency problems
|
JP2010039536A
(ja)
|
2008-07-31 |
2010-02-18 |
Panasonic Corp |
プログラム変換装置、プログラム変換方法およびプログラム変換プログラム
|
US8316435B1
(en)
|
2008-08-14 |
2012-11-20 |
Juniper Networks, Inc. |
Routing device having integrated MPLS-aware firewall with virtual security system support
|
US8135942B2
(en)
|
2008-08-28 |
2012-03-13 |
International Business Machines Corpration |
System and method for double-issue instructions using a dependency matrix and a side issue queue
|
US7769984B2
(en)
|
2008-09-11 |
2010-08-03 |
International Business Machines Corporation |
Dual-issuance of microprocessor instructions using dual dependency matrices
|
US8225048B2
(en)
|
2008-10-01 |
2012-07-17 |
Hewlett-Packard Development Company, L.P. |
Systems and methods for resource access
|
US9244732B2
(en)
|
2009-08-28 |
2016-01-26 |
Vmware, Inc. |
Compensating threads for microarchitectural resource contentions by prioritizing scheduling and execution
|
US7941616B2
(en)
|
2008-10-21 |
2011-05-10 |
Microsoft Corporation |
System to reduce interference in concurrent programs
|
US8423749B2
(en)
|
2008-10-22 |
2013-04-16 |
International Business Machines Corporation |
Sequential processing in network on chip nodes by threads generating message containing payload and pointer for nanokernel to access algorithm to be executed on payload in another node
|
GB2464703A
(en)
|
2008-10-22 |
2010-04-28 |
Advanced Risc Mach Ltd |
An array of interconnected processors executing a cycle-based program
|
CA2742416A1
(en)
|
2008-10-30 |
2010-05-06 |
Nokia Corporation |
Method and apparatus for interleaving a data block
|
US8032678B2
(en)
|
2008-11-05 |
2011-10-04 |
Mediatek Inc. |
Shared resource arbitration
|
US7848129B1
(en)
|
2008-11-20 |
2010-12-07 |
Netlogic Microsystems, Inc. |
Dynamically partitioned CAM array
|
US8868838B1
(en)
|
2008-11-21 |
2014-10-21 |
Nvidia Corporation |
Multi-class data cache policies
|
US8171223B2
(en)
|
2008-12-03 |
2012-05-01 |
Intel Corporation |
Method and system to increase concurrency and control replication in a multi-core cache hierarchy
|
US8200949B1
(en)
|
2008-12-09 |
2012-06-12 |
Nvidia Corporation |
Policy based allocation of register file cache to threads in multi-threaded processor
|
US8312268B2
(en)
|
2008-12-12 |
2012-11-13 |
International Business Machines Corporation |
Virtual machine
|
US8099586B2
(en)
|
2008-12-30 |
2012-01-17 |
Oracle America, Inc. |
Branch misprediction recovery mechanism for microprocessors
|
US20100169578A1
(en)
|
2008-12-31 |
2010-07-01 |
Texas Instruments Incorporated |
Cache tag memory
|
US20100205603A1
(en)
|
2009-02-09 |
2010-08-12 |
Unisys Corporation |
Scheduling and dispatching tasks in an emulated operating system
|
JP5417879B2
(ja)
|
2009-02-17 |
2014-02-19 |
富士通セミコンダクター株式会社 |
キャッシュ装置
|
US8505013B2
(en)
|
2010-03-12 |
2013-08-06 |
Lsi Corporation |
Reducing data read latency in a network communications processor architecture
|
US8805788B2
(en)
|
2009-05-04 |
2014-08-12 |
Moka5, Inc. |
Transactional virtual disk with differential snapshots
|
US8332854B2
(en)
|
2009-05-19 |
2012-12-11 |
Microsoft Corporation |
Virtualized thread scheduling for hardware thread optimization based on hardware resource parameter summaries of instruction blocks in execution groups
|
US8533437B2
(en)
|
2009-06-01 |
2013-09-10 |
Via Technologies, Inc. |
Guaranteed prefetch instruction
|
GB2471067B
(en)
|
2009-06-12 |
2011-11-30 |
Graeme Roy Smith |
Shared resource multi-thread array processor
|
US9122487B2
(en)
|
2009-06-23 |
2015-09-01 |
Oracle America, Inc. |
System and method for balancing instruction loads between multiple execution units using assignment history
|
CN101582025B
(zh)
|
2009-06-25 |
2011-05-25 |
浙江大学 |
片上多处理器体系架构下全局寄存器重命名表的实现方法
|
US8397049B2
(en)
|
2009-07-13 |
2013-03-12 |
Apple Inc. |
TLB prefetching
|
US8539486B2
(en)
|
2009-07-17 |
2013-09-17 |
International Business Machines Corporation |
Transactional block conflict resolution based on the determination of executing threads in parallel or in serial mode
|
JP5423217B2
(ja)
|
2009-08-04 |
2014-02-19 |
富士通株式会社 |
演算処理装置、情報処理装置、および演算処理装置の制御方法
|
US8127078B2
(en)
|
2009-10-02 |
2012-02-28 |
International Business Machines Corporation |
High performance unaligned cache access
|
US20110082983A1
(en)
|
2009-10-06 |
2011-04-07 |
Alcatel-Lucent Canada, Inc. |
Cpu instruction and data cache corruption prevention system
|
US8695002B2
(en)
|
2009-10-20 |
2014-04-08 |
Lantiq Deutschland Gmbh |
Multi-threaded processors and multi-processor systems comprising shared resources
|
US8364933B2
(en)
|
2009-12-18 |
2013-01-29 |
International Business Machines Corporation |
Software assisted translation lookaside buffer search mechanism
|
JP2011150397A
(ja)
|
2010-01-19 |
2011-08-04 |
Panasonic Corp |
バス調停装置
|
KR101699910B1
(ko)
|
2010-03-04 |
2017-01-26 |
삼성전자주식회사 |
재구성 가능 프로세서 및 그 제어 방법
|
US20120005462A1
(en)
|
2010-07-01 |
2012-01-05 |
International Business Machines Corporation |
Hardware Assist for Optimizing Code During Processing
|
US8312258B2
(en)
|
2010-07-22 |
2012-11-13 |
Intel Corporation |
Providing platform independent memory logic
|
US8751745B2
(en)
|
2010-08-11 |
2014-06-10 |
Advanced Micro Devices, Inc. |
Method for concurrent flush of L1 and L2 caches
|
CN101916180B
(zh)
|
2010-08-11 |
2013-05-29 |
中国科学院计算技术研究所 |
Risc处理器中执行寄存器类型指令的方法和其系统
|
US9201801B2
(en)
|
2010-09-15 |
2015-12-01 |
International Business Machines Corporation |
Computing device with asynchronous auxiliary execution unit
|
US8856460B2
(en)
|
2010-09-15 |
2014-10-07 |
Oracle International Corporation |
System and method for zero buffer copying in a middleware environment
|
KR101685247B1
(ko)
|
2010-09-17 |
2016-12-09 |
소프트 머신즈, 인크. |
조기 원거리 분기 예측을 위한 섀도우 캐시를 포함하는 단일 사이클 다중 분기 예측
|
US20120079212A1
(en)
|
2010-09-23 |
2012-03-29 |
International Business Machines Corporation |
Architecture for sharing caches among multiple processes
|
TWI525541B
(zh)
|
2010-10-12 |
2016-03-11 |
軟體機器公司 |
輸出可靠可預測指令序列的方法與系統,以及實施識別指令方法的微處理器
|
EP2628072B1
(en)
|
2010-10-12 |
2016-10-12 |
Soft Machines, Inc. |
An instruction sequence buffer to enhance branch prediction efficiency
|
US8370553B2
(en)
|
2010-10-18 |
2013-02-05 |
International Business Machines Corporation |
Formal verification of random priority-based arbiters using property strengthening and underapproximations
|
US9047178B2
(en)
|
2010-12-13 |
2015-06-02 |
SanDisk Technologies, Inc. |
Auto-commit memory synchronization
|
US8677355B2
(en)
|
2010-12-17 |
2014-03-18 |
Microsoft Corporation |
Virtual machine branching and parallel execution
|
WO2012103245A2
(en)
|
2011-01-27 |
2012-08-02 |
Soft Machines Inc. |
Guest instruction block with near branching and far branching sequence construction to native instruction block
|
EP2689327B1
(en)
|
2011-03-25 |
2021-07-28 |
Intel Corporation |
Executing instruction sequence code blocks by using virtual cores instantiated by partitionable engines
|
KR101966712B1
(ko)
|
2011-03-25 |
2019-04-09 |
인텔 코포레이션 |
분할가능한 엔진에 의해 인스턴스화된 가상 코어를 이용한 코드 블록의 실행을 지원하는 메모리 프래그먼트
|
CN108376097B
(zh)
|
2011-03-25 |
2022-04-15 |
英特尔公司 |
用于通过使用由可分割引擎实例化的虚拟核来支持代码块执行的寄存器文件段
|
US20120254592A1
(en)
|
2011-04-01 |
2012-10-04 |
Jesus Corbal San Adrian |
Systems, apparatuses, and methods for expanding a memory source into a destination register and compressing a source register into a destination memory location
|
US9740494B2
(en)
|
2011-04-29 |
2017-08-22 |
Arizona Board Of Regents For And On Behalf Of Arizona State University |
Low complexity out-of-order issue logic using static circuits
|
US8843690B2
(en)
|
2011-07-11 |
2014-09-23 |
Avago Technologies General Ip (Singapore) Pte. Ltd. |
Memory conflicts learning capability
|
US8930432B2
(en)
|
2011-08-04 |
2015-01-06 |
International Business Machines Corporation |
Floating point execution unit with fixed point functionality
|
US20130046934A1
(en)
|
2011-08-15 |
2013-02-21 |
Robert Nychka |
System caching using heterogenous memories
|
US8839025B2
(en)
|
2011-09-30 |
2014-09-16 |
Oracle International Corporation |
Systems and methods for retiring and unretiring cache lines
|
WO2013077876A1
(en)
|
2011-11-22 |
2013-05-30 |
Soft Machines, Inc. |
A microprocessor accelerated code optimizer
|
KR101703401B1
(ko)
|
2011-11-22 |
2017-02-06 |
소프트 머신즈, 인크. |
다중 엔진 마이크로프로세서용 가속 코드 최적화기
|
EP2783282B1
(en)
|
2011-11-22 |
2020-06-24 |
Intel Corporation |
A microprocessor accelerated code optimizer and dependency reordering method
|
US8930674B2
(en)
|
2012-03-07 |
2015-01-06 |
Soft Machines, Inc. |
Systems and methods for accessing a unified translation lookaside buffer
|
KR20130119285A
(ko)
|
2012-04-23 |
2013-10-31 |
한국전자통신연구원 |
클러스터 컴퓨팅 환경에서의 자원 할당 장치 및 그 방법
|
US9684601B2
(en)
|
2012-05-10 |
2017-06-20 |
Arm Limited |
Data processing apparatus having cache and translation lookaside buffer
|
US9940247B2
(en)
|
2012-06-26 |
2018-04-10 |
Advanced Micro Devices, Inc. |
Concurrent access to cache dirty bits
|
US9740612B2
(en)
|
2012-07-30 |
2017-08-22 |
Intel Corporation |
Systems and methods for maintaining the coherency of a store coalescing cache and a load cache
|
US9916253B2
(en)
|
2012-07-30 |
2018-03-13 |
Intel Corporation |
Method and apparatus for supporting a plurality of load accesses of a cache in a single cycle to maintain throughput
|
US9229873B2
(en)
|
2012-07-30 |
2016-01-05 |
Soft Machines, Inc. |
Systems and methods for supporting a plurality of load and store accesses of a cache
|
US9430410B2
(en)
|
2012-07-30 |
2016-08-30 |
Soft Machines, Inc. |
Systems and methods for supporting a plurality of load accesses of a cache in a single cycle
|
US9710399B2
(en)
|
2012-07-30 |
2017-07-18 |
Intel Corporation |
Systems and methods for flushing a cache with modified data
|
US9678882B2
(en)
|
2012-10-11 |
2017-06-13 |
Intel Corporation |
Systems and methods for non-blocking implementation of cache flush instructions
|
US10037228B2
(en)
|
2012-10-25 |
2018-07-31 |
Nvidia Corporation |
Efficient memory virtualization in multi-threaded processing units
|
US9195506B2
(en)
|
2012-12-21 |
2015-11-24 |
International Business Machines Corporation |
Processor provisioning by a middleware processing system for a plurality of logical processor partitions
|
WO2014150806A1
(en)
|
2013-03-15 |
2014-09-25 |
Soft Machines, Inc. |
A method for populating register view data structure by using register template snapshots
|
US10275255B2
(en)
|
2013-03-15 |
2019-04-30 |
Intel Corporation |
Method for dependency broadcasting through a source organized source view data structure
|
WO2014150991A1
(en)
|
2013-03-15 |
2014-09-25 |
Soft Machines, Inc. |
A method for implementing a reduced size register view data structure in a microprocessor
|
US9886279B2
(en)
|
2013-03-15 |
2018-02-06 |
Intel Corporation |
Method for populating and instruction view data structure by using register template snapshots
|
WO2014151018A1
(en)
|
2013-03-15 |
2014-09-25 |
Soft Machines, Inc. |
A method for executing multithreaded instructions grouped onto blocks
|
WO2014150971A1
(en)
|
2013-03-15 |
2014-09-25 |
Soft Machines, Inc. |
A method for dependency broadcasting through a block organized source view data structure
|
US9891924B2
(en)
|
2013-03-15 |
2018-02-13 |
Intel Corporation |
Method for implementing a reduced size register view data structure in a microprocessor
|
WO2014151043A1
(en)
|
2013-03-15 |
2014-09-25 |
Soft Machines, Inc. |
A method for emulating a guest centralized flag architecture by using a native distributed flag architecture
|
US9904625B2
(en)
|
2013-03-15 |
2018-02-27 |
Intel Corporation |
Methods, systems and apparatus for predicting the way of a set associative cache
|
US9569216B2
(en)
|
2013-03-15 |
2017-02-14 |
Soft Machines, Inc. |
Method for populating a source view data structure by using register template snapshots
|
US9811342B2
(en)
|
2013-03-15 |
2017-11-07 |
Intel Corporation |
Method for performing dual dispatch of blocks and half blocks
|
WO2014150941A1
(en)
|
2013-03-15 |
2014-09-25 |
Soft Machines, Inc. |
A method for executing blocks of instructions using a microprocessor architecture having a register view, source view, instruction view, and a plurality of register templates
|
US9632825B2
(en)
|
2013-03-15 |
2017-04-25 |
Intel Corporation |
Method and apparatus for efficient scheduling for asymmetrical execution units
|