FI892643A0 - Menetelmä ja piirijärjestely bittikellon elvyttämiseksi vastaanotetusta digitaalisesta tietoliikennesignaalista - Google Patents

Menetelmä ja piirijärjestely bittikellon elvyttämiseksi vastaanotetusta digitaalisesta tietoliikennesignaalista

Info

Publication number
FI892643A0
FI892643A0 FI892643A FI892643A FI892643A0 FI 892643 A0 FI892643 A0 FI 892643A0 FI 892643 A FI892643 A FI 892643A FI 892643 A FI892643 A FI 892643A FI 892643 A0 FI892643 A0 FI 892643A0
Authority
FI
Finland
Prior art keywords
pulse
edge
received
time
bit clock
Prior art date
Application number
FI892643A
Other languages
English (en)
Swedish (sv)
Other versions
FI892643A (fi
FI97584B (fi
FI97584C (fi
Inventor
Dieter Pauer
Original Assignee
Alcatel Nv
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Alcatel Nv filed Critical Alcatel Nv
Publication of FI892643A0 publication Critical patent/FI892643A0/fi
Publication of FI892643A publication Critical patent/FI892643A/fi
Publication of FI97584B publication Critical patent/FI97584B/fi
Application granted granted Critical
Publication of FI97584C publication Critical patent/FI97584C/fi

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/02Speed or phase control by the received code signals, the signals containing no special synchronisation information
    • H04L7/033Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
    • H04L7/0331Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop with a digital phase-locked loop [PLL] processing binary samples, e.g. add/subtract logic for correction of receiver clock
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/099Details of the phase-locked loop concerning mainly the controlled oscillator of the loop
    • H03L7/0991Details of the phase-locked loop concerning mainly the controlled oscillator of the loop the oscillator being a digital oscillator, e.g. composed of a fixed oscillator followed by a variable frequency divider
    • H03L7/0992Details of the phase-locked loop concerning mainly the controlled oscillator of the loop the oscillator being a digital oscillator, e.g. composed of a fixed oscillator followed by a variable frequency divider comprising a counter or a frequency divider
    • H03L7/0993Details of the phase-locked loop concerning mainly the controlled oscillator of the loop the oscillator being a digital oscillator, e.g. composed of a fixed oscillator followed by a variable frequency divider comprising a counter or a frequency divider and a circuit for adding and deleting pulses

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
  • Communication Control (AREA)
  • Separation Of Suspended Particles By Flocculating Agents (AREA)
  • Electrophonic Musical Instruments (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
  • Luminescent Compositions (AREA)
  • Dc Digital Transmission (AREA)
  • Manipulation Of Pulses (AREA)
  • Television Systems (AREA)
  • Mobile Radio Communication Systems (AREA)
FI892643A 1988-06-03 1989-05-31 Menetelmä ja piirijärjestely bittikellon elvyttämiseksi vastaanotetusta digitaalisesta tietoliikennesignaalista FI97584C (fi)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
DE3818843 1988-06-03
DE3818843A DE3818843A1 (de) 1988-06-03 1988-06-03 Verfahren und schaltungsanordnung zur rueckgewinnung eines bittaktes aus einem empfangenen digitalen nachrichtensignal

Publications (4)

Publication Number Publication Date
FI892643A0 true FI892643A0 (fi) 1989-05-31
FI892643A FI892643A (fi) 1989-12-04
FI97584B FI97584B (fi) 1996-09-30
FI97584C FI97584C (fi) 1997-01-10

Family

ID=6355738

Family Applications (1)

Application Number Title Priority Date Filing Date
FI892643A FI97584C (fi) 1988-06-03 1989-05-31 Menetelmä ja piirijärjestely bittikellon elvyttämiseksi vastaanotetusta digitaalisesta tietoliikennesignaalista

Country Status (14)

Country Link
US (1) US5025461A (fi)
EP (1) EP0345564B1 (fi)
JP (1) JPH0761067B2 (fi)
CN (1) CN1011460B (fi)
AT (1) ATE117482T1 (fi)
AU (1) AU614138B2 (fi)
CA (1) CA1308448C (fi)
DE (2) DE3818843A1 (fi)
ES (1) ES2070143T3 (fi)
FI (1) FI97584C (fi)
MX (1) MX170655B (fi)
NO (1) NO180138C (fi)
PT (1) PT90723A (fi)
ZA (1) ZA894069B (fi)

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TW255079B (en) * 1994-09-30 1995-08-21 At & T Corp Communications unit with data and clock recovery circuit
JPH0923220A (ja) * 1995-05-05 1997-01-21 Philips Electron Nv クロック信号回復用の回路、制御ループ及びそれらからなる送信システム
US6522188B1 (en) 1998-04-10 2003-02-18 Top Layer Networks, Inc. High-speed data bus for network switching
US6792500B1 (en) * 1998-07-08 2004-09-14 Broadcom Corporation Apparatus and method for managing memory defects
FR2781943B1 (fr) * 1998-07-30 2000-09-15 Thomson Multimedia Sa Procede de recuperation d'horloge lors de l'echantillonnage de signaux de type numerique
US6343364B1 (en) * 2000-07-13 2002-01-29 Schlumberger Malco Inc. Method and device for local clock generation using universal serial bus downstream received signals DP and DM
JP3725869B2 (ja) * 2001-02-27 2005-12-14 ティーオーエー株式会社 クロック再生回路
US6888905B1 (en) 2001-12-20 2005-05-03 Microtune (San Diego), Inc. Low deviation index demodulation scheme
JP3949081B2 (ja) * 2003-06-09 2007-07-25 株式会社東芝 サンプリング周波数変換装置
US7135905B2 (en) * 2004-10-12 2006-11-14 Broadcom Corporation High speed clock and data recovery system
ATE429736T1 (de) * 2004-11-12 2009-05-15 Analog Devices Inc Zeitsystem und verfahren für ein drahtloses sendeempfangssystem
CN100397356C (zh) * 2004-12-17 2008-06-25 上海环达计算机科技有限公司 Pci测试卡及其测试方法
US8705680B2 (en) * 2006-06-29 2014-04-22 Nippon Telegraph And Telephone Corporation CDR circuit
KR101381359B1 (ko) * 2006-08-31 2014-04-04 가부시키가이샤 한도오따이 에네루기 켄큐쇼 클록 생성 회로 및 이 클록 생성 회로를 구비한 반도체장치
DE102007002302A1 (de) * 2007-01-16 2008-07-24 Austriamicrosystems Ag Anordnung und Verfahren zur Rückgewinnung eines Trägersignals und Demodulationseinrichtung
US7719256B1 (en) * 2008-03-20 2010-05-18 The United States Of America As Represented By The Secretary Of The Navy Method for determining a separation time
DE112014002351T5 (de) * 2013-05-10 2016-01-21 Mitsubishi Electric Corporation Signalverarbeitungsgerät

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3668315A (en) * 1970-05-15 1972-06-06 Hughes Aircraft Co Receiver timing and synchronization system
US3697689A (en) * 1970-12-23 1972-10-10 North American Rockwell Fine timing recovery system
DE2354103A1 (de) * 1973-10-29 1975-05-07 Siemens Ag Schaltungsanordnung zur regelung der phasenlage eines taktsignals
DE2435687C3 (de) * 1974-07-24 1979-06-07 Siemens Ag, 1000 Berlin Und 8000 Muenchen Schaltungsanordnung zum Empfangen von isochron binär modulierten Signalen in Fernmeldeanlagen
JPS5541074A (en) * 1978-09-19 1980-03-22 Fujitsu Ltd Timing pick up system
DE2935353A1 (de) * 1979-09-01 1981-03-19 Licentia Patent-Verwaltungs-Gmbh, 6000 Frankfurt Einrichtung zum synchronisieren des empfangsbittaktes eines datenempfaengers entsprechend den bituebergaengen des datensignals
US4546394A (en) * 1982-01-29 1985-10-08 Sansui Electric Co., Ltd. Signal reconstruction circuit for digital signals
JPS59143444A (ja) * 1983-02-04 1984-08-17 Hitachi Ltd デイジタルフエ−ズロツクドル−プ回路
US4535461A (en) * 1983-06-01 1985-08-13 Cincinnati Electronics Corporation Digital clock bit synchronizer
JPS60251741A (ja) * 1984-05-28 1985-12-12 Fujitsu Ltd 識別回路
ATE63793T1 (de) * 1985-05-15 1991-06-15 Siemens Ag Schaltungsanordnung zur rueckgewinnung des taktes eines isochronen binaersignales.
IT1222405B (it) * 1987-07-30 1990-09-05 Gte Telecom Spa Estrattore digitale di segnale orologio con aggancio e correzione di fase per segnali bipolari
US4789996A (en) * 1988-01-28 1988-12-06 Siemens Transmission Systems, Inc. Center frequency high resolution digital phase-lock loop circuit
US4896337A (en) * 1988-04-08 1990-01-23 Ampex Corporation Adjustable frequency signal generator system with incremental control

Also Published As

Publication number Publication date
NO180138C (no) 1997-02-19
FI892643A (fi) 1989-12-04
EP0345564A3 (de) 1991-04-10
CA1308448C (en) 1992-10-06
MX170655B (es) 1993-09-03
JPH0761067B2 (ja) 1995-06-28
ZA894069B (en) 1990-09-26
ATE117482T1 (de) 1995-02-15
AU3502489A (en) 1989-12-07
FI97584B (fi) 1996-09-30
JPH0250643A (ja) 1990-02-20
FI97584C (fi) 1997-01-10
DE3818843A1 (de) 1989-12-07
NO180138B (no) 1996-11-11
EP0345564B1 (de) 1995-01-18
DE58908897D1 (de) 1995-03-02
EP0345564A2 (de) 1989-12-13
ES2070143T3 (es) 1995-06-01
AU614138B2 (en) 1991-08-22
CN1011460B (zh) 1991-01-30
NO892151D0 (no) 1989-05-29
PT90723A (pt) 1989-12-29
NO892151L (no) 1989-12-04
CN1038736A (zh) 1990-01-10
US5025461A (en) 1991-06-18

Similar Documents

Publication Publication Date Title
FI892643A0 (fi) Menetelmä ja piirijärjestely bittikellon elvyttämiseksi vastaanotetusta digitaalisesta tietoliikennesignaalista
KR940006346A (ko) 위상 동기 루프회로
ATE235126T1 (de) Taktwiedergewinnungsverfahren und -system
CA1153804A (en) Device for the synchronization of a timing signal
FR2313827A1 (fr) Systeme de transmission de suites d'elements binaires
JPS57203213A (en) Clock signal reproducing circuit
GB1247717A (en) Electronic phasing system
GB1521029A (en) Synchronous digital systems
JPS5531386A (en) Time reference signal generator
SU1306450A1 (ru) Устройство фазовой синхронизации
SU560349A1 (ru) Устройство синхронизации
SU807487A1 (ru) Селектор сигналов по длительности
SU498752A1 (ru) Устройство синхронизации по циклам
SU1730732A1 (ru) Устройство дл приема рекуррентного сигнала фазового пуска
DE59009784D1 (de) Einrichtung zum Laufzeitausgleich und zur Jitterbereinigung eines empfangenen Datensignals.
SU1184105A1 (ru) Устройство тактовой синхронизации
SU815949A1 (ru) Устройство дл измерени исправл ющейСпОСОбНОСТи пРиЕМНиКА дВОичНыХСигНАлОВ
SU928665A1 (ru) Устройство поэлементного фазировани
SU1117841A1 (ru) Устройство защиты от импульсных помех при синхронном приеме импульсных сигналов
SU1737729A1 (ru) Устройство фазовой автоподстройки частоты с индикацией захвата
SU758547A2 (ru) Устройство синхронизации с дискретным управлением
SU1492352A1 (ru) Способ делени временных интервалов и устройство дл его осуществлени
SU1107314A1 (ru) Устройство синхронизации
SU1084720A1 (ru) Устройство фазировани шкалы времени электронных часов
SU1007054A1 (ru) Преобразователь кода во временной интервал

Legal Events

Date Code Title Description
BB Publication of examined application
MM Patent lapsed

Owner name: ALCATEL N. V.