EP3217422A1 - Flash memory structure and fabrication method thereof - Google Patents
Flash memory structure and fabrication method thereof Download PDFInfo
- Publication number
- EP3217422A1 EP3217422A1 EP17158826.2A EP17158826A EP3217422A1 EP 3217422 A1 EP3217422 A1 EP 3217422A1 EP 17158826 A EP17158826 A EP 17158826A EP 3217422 A1 EP3217422 A1 EP 3217422A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- layer
- forming
- dielectric layer
- sidewall
- hard mask
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn
Links
- 238000000034 method Methods 0.000 title claims abstract description 150
- 238000004519 manufacturing process Methods 0.000 title description 19
- 238000005530 etching Methods 0.000 claims abstract description 139
- 230000004888 barrier function Effects 0.000 claims abstract description 73
- 239000000758 substrate Substances 0.000 claims abstract description 59
- 230000000149 penetrating effect Effects 0.000 claims abstract description 9
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 52
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 51
- 238000007667 floating Methods 0.000 claims description 40
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 38
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 36
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 27
- 229910052710 silicon Inorganic materials 0.000 claims description 27
- 239000010703 silicon Substances 0.000 claims description 27
- 239000000463 material Substances 0.000 claims description 18
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 claims description 12
- 238000007517 polishing process Methods 0.000 claims description 11
- 229910010271 silicon carbide Inorganic materials 0.000 claims description 10
- 238000001312 dry etching Methods 0.000 claims description 8
- 238000001039 wet etching Methods 0.000 claims description 7
- QGZKDVFQNNGYKY-UHFFFAOYSA-N Ammonia Chemical compound N QGZKDVFQNNGYKY-UHFFFAOYSA-N 0.000 claims description 6
- 239000007789 gas Substances 0.000 claims description 6
- 238000000231 atomic layer deposition Methods 0.000 claims description 4
- 229910021529 ammonia Inorganic materials 0.000 claims description 3
- MROCJMGDEKINLD-UHFFFAOYSA-N dichlorosilane Chemical compound Cl[SiH2]Cl MROCJMGDEKINLD-UHFFFAOYSA-N 0.000 claims description 3
- 239000010410 layer Substances 0.000 description 441
- 239000004065 semiconductor Substances 0.000 description 9
- 239000004020 conductor Substances 0.000 description 5
- 229910052732 germanium Inorganic materials 0.000 description 4
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 4
- 239000012212 insulator Substances 0.000 description 4
- 229920002120 photoresistant polymer Polymers 0.000 description 4
- 238000005229 chemical vapour deposition Methods 0.000 description 3
- 230000003116 impacting effect Effects 0.000 description 3
- 238000002955 isolation Methods 0.000 description 3
- 229910052751 metal Inorganic materials 0.000 description 3
- 239000002184 metal Substances 0.000 description 3
- 239000000126 substance Substances 0.000 description 3
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 2
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 2
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 2
- 229910000676 Si alloy Inorganic materials 0.000 description 2
- LEVVHYCKPQWKOP-UHFFFAOYSA-N [Si].[Ge] Chemical compound [Si].[Ge] LEVVHYCKPQWKOP-UHFFFAOYSA-N 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- 150000001875 compounds Chemical class 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 229920005591 polysilicon Polymers 0.000 description 2
- 239000011241 protective layer Substances 0.000 description 2
- 229910052709 silver Inorganic materials 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 230000002411 adverse Effects 0.000 description 1
- 229910000147 aluminium phosphate Inorganic materials 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000001459 lithography Methods 0.000 description 1
- 230000007774 longterm Effects 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 230000001681 protective effect Effects 0.000 description 1
- 230000000717 retained effect Effects 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 238000003860 storage Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/788—Field effect transistors with field effect produced by an insulated gate with floating gate
- H01L29/7881—Programmable transistors with only two possible levels of programmation
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/02164—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon oxide, e.g. SiO2
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02109—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
- H01L21/02112—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
- H01L21/02123—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
- H01L21/0217—Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon nitride not containing oxygen, e.g. SixNy or SixByNz
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02263—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
- H01L21/02271—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
- H01L21/0228—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition deposition by cyclic CVD, e.g. ALD, ALE, pulsed CVD
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28123—Lithography-related aspects, e.g. sub-lithography lengths; Isolation-related aspects, e.g. to solve problems arising at the crossing with the side of the device isolation; Planarisation aspects
- H01L21/28141—Lithography-related aspects, e.g. sub-lithography lengths; Isolation-related aspects, e.g. to solve problems arising at the crossing with the side of the device isolation; Planarisation aspects insulating part of the electrode is defined by a sidewall spacer, e.g. dummy spacer, or a similar technique, e.g. oxidation under mask, plating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31144—Etching the insulating layers by chemical or physical means using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76897—Formation of self-aligned vias or contact plugs, i.e. involving a lithographically uncritical step
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823468—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the gate sidewall spacers, e.g. double spacers, particular spacer material or shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823475—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type interconnection or wiring or contact manufacturing related aspects
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823864—Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate sidewall spacers, e.g. double spacers, particular spacer material or shape
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823871—Complementary field-effect transistors, e.g. CMOS interconnection or wiring or contact manufacturing related aspects
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/401—Multistep manufacturing processes
- H01L29/4011—Multistep manufacturing processes for data storage electrodes
- H01L29/40114—Multistep manufacturing processes for data storage electrodes the electrodes comprising a conductor-insulator-conductor-insulator-semiconductor structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66515—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using self aligned selective metal deposition simultaneously on the gate and on source or drain
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/6653—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using the removal of at least part of spacer, e.g. disposable spacer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/6656—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using multiple spacer layers, e.g. multiple sidewall spacers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66825—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a floating gate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B41/00—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates
- H10B41/30—Electrically erasable-and-programmable ROM [EEPROM] devices comprising floating gates characterised by the memory core region
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/788—Field effect transistors with field effect produced by an insulated gate with floating gate
Definitions
- the present invention generally relates to the field of semiconductor manufacturing technology and, more particularly, relates to a flash memory structure and fabrication techniques thereof.
- flash memory has become the mainstream of non-volatile memory.
- the flash memory can be divided into two types: NOR flash memory and NAND flash memory.
- the main feature of the flash memory is that it can retain long-term storage information without requiring power.
- the flash memory has many advantages, such as high integration, fast access speed, and easy to erase and rewrite, etc. Therefore, it has a wide range of applications in many fields such as microcomputer, and automatic control, etc.
- a contact-hole process is an indispensable process in semiconductor device manufacturing.
- a contact-hole plug is an important medium to connect to the device active region and the metal layer in the back end, and finally to connect to external circuit.
- SAC self-aligned contact-hole etching process
- the disclosed device structures and methods are directed to solve one or more problems set forth above and other problems.
- a first aspect of the present invention includes a method for fabricating a flash memory structure.
- the method includes providing a substrate; and forming a gate structure including a floating gate and a control gate on the substrate, and a hard mask layer on the gate structure.
- the method also includes forming a sidewall structure on side walls of the gate structure and the hard mask layer; and forming an etching barrier layer covering the sidewall structure.
- the method includes forming a first dielectric layer on the substrate, wherein top of the first dielectric layer is higher than top of the floating gate and lower than the top of the hard mask layer; and removing the sidewall structure and the etching barrier layer higher than the first dielectric layer.
- the method includes forming a sacrificial sidewall layer on the side wall of the hard mask layer and above the sidewall structure and the etching barrier layer; and forming a second dielectric layer on the first dielectric layer. Further, the method includes forming a contact hole penetrating through the second dielectric layer and the first dielectric layer; and forming a contact-hole plug in the contact hole.
- forming the gate structure includes: forming a gate layer on the substrate and the hard mask layer on the gate layer; and forming the gate structure by using the hard mask layer as a mask to etch the gate layer.
- forming the sidewall structure includes: forming a first silicon oxide layer on the side walls of the gate structure and the hard mask layer; forming a silicon nitride layer on the first silicon oxide layer; and forming a second silicon oxide layer on the silicon nitride layer.
- the etching barrier layer is made of silicon nitride.
- a thickness of the etching barrier layer is in a range of approximately 10-300 ⁇ .
- the first dielectric layer and the second dielectric layer are made of the same material, silicon oxide.
- forming the first dielectric layer includes: forming a first dielectric film on the substrate, wherein the first dielectric film also covers the top of the hard mask layer; removing the first dielectric film higher than the top of the hard mask layer by a polishing process to form a first initial dielectric layer, wherein top of the first initial dielectric layer is level with the top of the hard mask layer; and removing part of thickness of the first initial dielectric layer by a back-etching process to form the first dielectric layer, wherein the top of the first dielectric layer is higher than the top of the floating gate and lower than the top of the hard mask layer.
- a process of removing the sidewall structure and the etching barrier layer higher than the first dielectric layer is a wet etching process, or a plasma dry etching process.
- the sacrificial sidewall layer is made of silicon nitride, silicon carbide, or silicon carbonitride.
- a thickness of the sacrificial sidewall layer is in a range of approximately 50-500 ⁇ .
- forming the sacrificial sidewall layer includes: forming a sacrificial sidewall film covering the first dielectric layer, the top and side surfaces of the hard mask layer exposed by the first dielectric layer; and using a maskless etching process to remove the sacrificial sidewall film formed on the first dielectric layer and the top of the hard mask layer to form the sacrificial sidewall layer on the side wall of the hard mask layer exposed by the first dielectric layer.
- a process of forming the sacrificial sidewall film is a furnace tube process, or an atomic layer deposition process.
- parameters of the furnace tube process include: a pressure is in a range of approximately 1 mTorr-5 Torr; a process temperature is in a range of approximately 200-800 °C; gases into the furnace tube are dichlorosilane and ammonia; a gas flow rate is in a range of approximately 1-1000 sccm; and a process time is in a range of approximately 0.1-5 hours.
- forming the contact hole includes: using the sacrificial sidewall layer as a mask to etch the second dielectric layer and the first dielectric layer to form the contact hole, wherein etching rates of the second dielectric layer and the first dielectric layer are larger than an etching rate of the sacrificial sidewall layer during an etching process of forming the contact hole.
- the method further includes: forming a source region and/or a drain region in the substrate at both sides of the gate structure; exposing the source region and/or the drain region by the contact hole during a process of forming the contact hole penetrating through the second dielectric layer and the first dielectric layer and exposing the substrate; and contacting the contact-hole plug with the source region and/or the drain region during a process of forming the contact-hole plug in the contact hole.
- a second aspect of the present invention includes a flash memory structure.
- the flash memory structure includes a substrate; and a gate structure formed on the substrate, wherein the gate structure includes a floating gate and a control gate formed on the floating gate.
- the flash memory structure also includes a hard mask layer formed on the control gate; and a sidewall structure formed on at least part of side surface of the gate structure, wherein top of the sidewall structure is higher than top of the floating gate and lower than top of the hard mask layer.
- the flash memory structure includes an etching barrier layer formed on the sidewall structure; and a sacrificial sidewall layer formed on a side wall of the hard mask layer exposed by the sidewall structure and above the sidewall structure and the etching barrier layer.
- the flash memory structure includes a source region and/or a drain region formed in the substrate at both sides of the gate structure; and a dielectric layer formed on the substrate between the adjacent gate structures, wherein top of the dielectric layer is level with the top of the hard mask layer. Further, the flash memory structure includes a contact-hole plug penetrating through the dielectric layer and connected to the source region and/or the drain region.
- the sidewall structure includes: a first silicon oxide layer; a silicon nitride layer formed on the first silicon oxide layer; and a second silicon oxide layer formed on the silicon nitride layer.
- the etching barrier layer is made of silicon nitride.
- a thickness of the etching barrier layer is in a range of approximately 10-300 ⁇ .
- the sacrificial sidewall layer is made of silicon nitride, silicon carbide, or silicon carbonitride.
- a thickness of the sacrificial sidewall layer is in a range of 50-500 ⁇ .
- a flash memory structure according to the second aspect of the present invention can be obtained by a method for fabricating a flash memory structure according to the first aspect of the present invention.
- Figures 1-3 illustrate flash memory structures corresponding to certain stages of an existing fabrication process of a flash memory structure
- FIGS 1-3 illustrate flash memory structures corresponding to certain stages of an existing fabrication process of a flash memory structure.
- the fabrication process includes providing a substrate 100, and forming a gate structure 110 on the substrate 100 and a hard mask layer 120 on top of the gate structure.
- the hard mask layer 120 is configured as an etching mask for forming the gate structure 110.
- the fabrication process also includes forming a sidewall structure 130 on side surfaces of the gate structure 110 and the hard mask layer 120.
- the sidewall structure 130 is configured as a protective layer of the gate structure 110.
- the fabrication process includes forming an etching barrier layer 140 covering the surface of the substrate 100, the surface of the sidewall structure 130, and the top of the hard mask layer 120.
- the etching barrier layer 140 is configured as an etching stop layer for a subsequent contact-hole etching process.
- the sidewall structure 130 includes a first silicon oxide layer formed on the side surfaces of the gate structure 110 and the hard mask layer 120, a silicon nitride layer formed on the first silicon oxide layer, and a second silicon oxide layer formed on the silicon nitride layer.
- the etching barrier layer 140 is made of silicon nitride.
- the fabrication process includes forming a dielectric layer 150 on the substrate 100 between the adjacent gate structures 110.
- the top of the dielectric layer 150 is level with the top of the hard mask layer 120 and the top of the hard mask layer 120 is exposed.
- the dielectric layer 150 provides a platform for subsequently forming a contact hole, and achieves electrical isolation for subsequently formed metal layers.
- the dielectric layer 150 is made of silicon oxide.
- the fabrication process includes forming a patterned layer (not labeled) on part of surface of the dielectric layer 150.
- the patterned layer exposes the surface of the dielectric layer 150 in the contact-hole position.
- the fabrication process also includes using the patterned layer as a mask, a self-aligned etching process is performed to etch the dielectric layer 150 until the surface of the substrate 100 is exposed to form a contact hole 160 in the dielectric layer 150.
- the patterned layer When the self-aligned etching process is performed, the patterned layer also exposes the etching barrier layer 140 at both sides of the contact hole. If the thickness of the etching barrier layer 140 is small, when the dielectric layer 150 is etched, the etching barrier layer 140 on the top of the sidewall structure 130 can also be easily etched and removed. It causes the silicon oxide material of the sidewall structure 130 to be exposed to an etching environment for forming the contact hole 160. Since the dielectric layer 150 is made of silicon oxide, the etching selectivity of the etching process to the silicon oxide material in the sidewall structure 130 and the silicon oxide material in the dielectric layer 150 is relatively low.
- the etching rate of the silicon oxide material in the sidewall structure 130 is similar as the etching rate of the silicon oxide material in the dielectric layer 150. Therefore, the etching process easily causes loss of the silicon oxide material in the sidewall structure 130, leading to the decrease in electrical properties and reliability of the semiconductor structure.
- Figure 15 illustrates an exemplary fabrication process to form a flash memory structure consistent with the disclosed embodiments; and Figures 4-13 illustrate flash memory structures corresponding to certain stages of the exemplary fabrication process.
- a substrate may be provided (S101).
- Figure 4 illustrates a corresponding flash memory structure.
- a substrate 200 may be provided.
- the substrate 200 may provide a platform for forming the flash memory structure.
- the substrate 200 may include any appropriate material, such as silicon (Si), germanium (Ge), germanium-silicon alloy (GeSi), silicon carbide (SiC), silicon on insulator (SOI), germanium on insulator (GOI), or gallium arsenide (GaAs) and other III-V compounds thereof.
- the substrate 200 may be silicon.
- a gate structure and a hard mask layer may be formed (S102).
- Figure 5 illustrates a corresponding flash memory structure.
- a gate layer may be formed on the substrate 200 and a hard mask layer 300 may be formed on the gate layer.
- a gate structure may be formed by using the hard mask layer 300 as a mask to etch the gate layer.
- the gate structure may include a floating gate 220 and a control gate 240 formed on the floating gate 220.
- the floating gate 220 and the control gate 240 may be made of polysilicon.
- Forming the gate structure may also include: forming a first gate dielectric layer 210 between the substrate 200 and the floating gate 220; and forming a second gate dielectric layer 230 between the floating gate 220 and the control gate 240.
- the first gate dielectric layer 210 may be made of silicon oxide
- the second gate dielectric layer 230 may be made of a stacked structure of silicon oxide layer-silicon nitride layer-silicon oxide layer (ONO, Oxide-Nitride-Oxide).
- forming the gate structure may include sequentially forming a first gate dielectric film (not labeled), a floating gate film (not labeled), a second gate dielectric film (not labeled), and a control gate film (not labeled) on the substrate 200; and forming the patterned hard mask layer 300 on the control gate film.
- the patterned hard mask layer 300 may define the pattern of the gate structure.
- Forming the gate structure may also include using the patterned hard mask layer 300 as a mask to sequentially etch the control gate film, the second gate dielectric film, the floating gate film, and the first gate dielectric film until the surface of the substrate 200 is exposed to form the first gate dielectric layer 210 on the substrate 200, the floating gate 220 on the first gate dielectric layer 210, the second gate dielectric layer 230 on the floating gate 220, and the control gate 240 on the second gate dielectric layer 230. Further, forming the gate structure may include forming an opening 250 in the hard mask layer 300, the control gate film, the second gate dielectric film, the floating gate film, and the first gate dielectric film. The opening 250 may expose the surface of the substrate 200.
- the hard mask layer 300 formed on the top of the control gate 240 may be retained.
- the hard mask layer 300 may be configured as a stop layer in a subsequent planarization process.
- the hard mask layer 300 may also be configured to protect the top of the control gate 240.
- the hard mask layer 300 may be made of silicon nitride, silicon oxide, silicon oxynitride, silicon carbide, silicon oxycarbide, or silicon carbonitride oxide, etc. In one embodiment, the hard mask layer 300 may be made of silicon nitride.
- forming the gate structure may include sequentially forming a first gate dielectric film, a floating gate film, a second gate dielectric film, and a control gate film on the substrate; forming an initial hard mask film on the control gate film; and forming a patterned layer on the initial hard mask film.
- the patterned layer may define the pattern of the gate structure.
- Forming the gate structure may also include using the patterned layer as a mask to sequentially etch the initial hard mask film, the control gate film, the second gate dielectric film, the floating gate film, and the first gate dielectric film until the surface of the substrate is exposed to form the first gate dielectric layer on the substrate, the floating gate on the first gate dielectric layer, the second gate dielectric layer on the floating gate, the control gate on the second gate dielectric layer, and the patterned hard mask layer on the control gate. Further, forming the gate structure may include forming an opening in the initial hard mask film, the control gate film, the second gate dielectric film, the floating gate film, and the first gate dielectric film; and removing the patterned layer. The opening may expose the surface of the substrate.
- a sidewall structure may be formed (S103).
- Figure 6 illustrates a corresponding flash memory structure.
- a sidewall structure 400 may be formed on side surfaces of the gate structure and the hard mask layer 300.
- the sidewall structure 400 may be configured as a protective layer of the gate structure.
- forming the sidewall structure 400 may include: forming a first silicon oxide layer on side surfaces of the gate structure and the hard mask layer 300; forming a silicon nitride layer on the first silicon oxide layer; and forming a second silicon oxide layer on the silicon nitride layer.
- forming the sidewall structure 400 may include forming a sidewall film protecting and covering the surface of the substrate 200, the side surface of the gate structure, and the side and top surfaces of the hard mask layer 300. Forming the sidewall structure 400 may also include forming the sidewall structure 400 on the side surfaces of the gate structure and the hard mask layer 300 by using a maskless etching process to remove the sidewall film formed on the surface of the substrate and the top surface of the hard mask layer 300.
- the maskless etching process may be a plasma dry etching process.
- the thickness of the sidewall structure 400 may be in a range of approximately 50-500 ⁇ .
- the fabrication method may also include forming a source region and/or a drain region in the substrate 200 at both sides of the gate structure.
- the source region and/or the drain region in the substrate 200 between the adjacent gate structures are shared by the two gate structures of the flash memory structures.
- an etching barrier layer may be formed (S104).
- Figure 7 illustrates a corresponding flash memory structure.
- an etching barrier layer 500 may be formed, covering the surface of the substrate 200, the surface of the sidewall structure 400, and the top of the hard mask layer 300.
- the etching barrier layer 500 may be configured as an etching stop layer for a subsequent contact-hole etching process.
- a process of forming the etching barrier layer 500 may be an atomic layer deposition process, or a furnace tube process, etc. In one embodiment, the etching barrier layer 500 may be formed by the furnace tube process.
- the thickness of the etching barrier layer 500 cannot be too thick nor too small. Because the dimensions of the opening 250 may be relatively small, in other words, the process window of forming the etching barrier layer 500 may be relatively small. The thickness of the etching barrier layer 500 cannot be too thick, such that the etching barrier layer 500 may be well formed on the surface of the sidewall structure 400 in the opening 250 and may not have hole-defects in the opening 250. In addition, the thick etching barrier layer 500 may easily cause the dimensions of a subsequently formed contact hole to be reduced, thus affecting the quality of a subsequently formed contact-hole plug. Moreover, the thickness of the etching barrier layer 500 may be related to the thickness of a subsequently formed sacrificial sidewall layer on the top surfaces of the sidewall structure 400 and the etching barrier layer 500.
- the thickness of the etching barrier layer 500 may be in a range of approximately 10-300 ⁇ .
- the etching barrier layer 500 may be made of different materials from a first dielectric layer subsequently formed on the side wall of the etching barrier layer 500 and a second dielectric layer subsequently formed on the first dielectric layer. Therefore, during a subsequent process of forming the contact hole by etching the first dielectric layer and the second dielectric layer, the etching selectivity of the etching barrier layer 500, and the first dielectric layer and the second dielectric layer may be relatively high. In other words, the etching rate of the etching barrier layer 500 may be smaller than the etching rates of the first dielectric layer and the second dielectric layer. Therefore, it can be ensured that during the process of forming the contact hole, the loss of the etching barrier layer 500 may be less, protecting the sidewall structure 400.
- the etching barrier layer 500 may be made of silicon oxynitride, silicon carbide, silicon oxycarbide, or silicon carbonitride oxide, etc. In one embodiment, the etching barrier layer 500 may be made of silicon nitride.
- a first dielectric layer may be formed (S105).
- Figure 8 illustrates a corresponding flash memory structure.
- a first dielectric layer 600 may be formed on the substrate 200.
- the top of the first dielectric layer 600 may be higher than the top of the floating gate 220 and lower than the top of the hard mask layer 300.
- the first dielectric layer 600 may provide a platform for subsequently forming a sacrificial sidewall layer and a contact-hole plug.
- the first dielectric layer 600 may also provide electrical isolation.
- forming the first dielectric layer 600 may include forming a first dielectric film.
- the first dielectric film may also cover the top of the hard mask layer 300.
- Forming the first dielectric layer 600 may also include removing the first dielectric film higher than the top of the hard mask layer 300 by a polishing process to form a first initial dielectric layer.
- the top of the first initial dielectric layer may be level with the top of the hard mask layer 300.
- forming the first dielectric layer 600 may include removing part of thickness of the first initial dielectric layer by a back-etching process to form the first dielectric layer 600.
- the top of the first dielectric layer 600 may be higher than the top of the floating gate 220 and lower than the top of the hard mask layer 300.
- the etching barrier layer 500 formed on the top of the hard mask layer 300 may also be removed by the polishing process.
- the top of the first dielectric layer 600 may be higher than the top of the floating gate 220 and lower than the top of the control gate.
- the first dielectric layer 600 may be made of silicon oxide, silicon nitride, or silicon oxynitride, etc. In one embodiment, the first dielectric layer 600 may be made of silicon oxide.
- the process of forming the first dielectric film may be a chemical vapor deposition process, a plasma enhanced chemical vapor deposition process, or a low pressure chemical vapor deposition process, etc.
- the polishing process of removing the first dielectric film higher than the top of the hard mask layer 300 may be a chemical mechanical polishing process.
- the first dielectric layer 600 may be formed by using a wet etching process, a dry etching process, or a hybrid wet etching and dry etching process to back etch the first initial dielectric layer and to remove part of thickness of the first initial dielectric layer.
- the sidewall structure 400 and the etching barrier layer 500 higher than the first dielectric layer 600 may need to be subsequently removed.
- a sacrificial sidewall layer may be formed on the side wall of the hard mask layer 300 exposed by the first dielectric layer 600.
- the side wall of the subsequently formed sacrificial sidewall layer cannot be contacted with the floating gate 220.
- the height of the subsequently formed sacrificial sidewall layer cannot be too small. In other words, the height of the first dielectric layer 600 cannot be too high.
- the top of the first dielectric layer 600 may be at least higher than the top of the floating gate 220. In other words, the first dielectric layer 600 may cover at least the side surface of the floating gate 220. In one embodiment, the thickness of the hard mask layer 300 exposed by the first dielectric layer 600 may be half of the total thickness of the hard mask layer 300.
- Figure 9 illustrates a corresponding flash memory structure.
- the sidewall structure 400 and the etching barrier layer 500 higher than the first dielectric layer 600 may be removed.
- a spatial location may be provided for subsequently forming the sacrificial sidewall layer on the side wall of the hard mask layer 300 exposed by the first dielectric layer 600.
- the process of removing the sidewall structure 400 and the etching barrier layer 500 higher than the first dielectric layer 600 may be a wet etching process, or a plasma dry etching process, etc.
- the wet etching process may be performed to remove the sidewall structure 400 and the etching barrier layer 500 higher than the first dielectric layer 600.
- the etching solutions used in the wet etching process may be a hydrofluoric acid solution and a phosphoric acid solution.
- a sacrificial sidewall layer may be formed (S107).
- Figure 10 illustrates a corresponding flash memory structure.
- a sacrificial sidewall layer 510 may be formed on the side wall of the hard mask layer 300 exposed by the first dielectric layer 600.
- the sacrificial sidewall layer may be formed on the top surfaces of the sidewall structure 400 and the etching barrier layer 500.
- the sacrificial sidewall layer 510 may be configured as an etching mask during the subsequent process of forming the contact hole.
- the sacrificial sidewall layer 510 may also protect the sidewall structure 400 during the process of forming the contact hole.
- forming the sacrificial sidewall layer 510 may include forming a sacrificial sidewall film covering the surface of the first dielectric layer 600, the top and side surfaces of the hard mask layer 300 exposed by the first dielectric layer 600. Forming the sacrificial sidewall layer 510 may also include using a maskless etching process to remove the sacrificial sidewall film formed on the surface of the first dielectric layer 600 and the top of the hard mask layer 300 to form the sacrificial sidewall layer 510 on the side wall of the hard mask layer 300 exposed by the first dielectric layer 600.
- the process of forming the sacrificial sidewall film may be a furnace tube process, or an atomic layer deposition process, etc.
- the sacrificial sidewall film may be formed by the furnace tube process.
- the parameters of the furnace tube process should be set within a reasonable range to ensure that the sacrificial sidewall film meets the requirements of thickness and quality and to avoid wasting time.
- the parameters of the furnace tube process may include: the pressure may be in a range of approximately 1 mTorr-5 Torr; the process temperature may be in a range of approximately 200-800 °C; the gases into the furnace tube may be dichlorosilane and ammonia; the gas flow rate may be in a range of approximately 1-1000 sccm; and the process time may be in a range of approximately 0.1-5 hours.
- the sacrificial sidewall layer 510 may be made of different materials from the first dielectric layer 600 and a second dielectric layer subsequently formed on the side wall of the sacrificial sidewall layer 510. Therefore, during a subsequent process of forming the contact hole by etching the first dielectric layer 600 and the second dielectric layer, the etching selectivity of the sacrificial sidewall layer 510, and the first dielectric layer 600 and the second dielectric layer may be high. In other words, the etching rate of the sacrificial sidewall layer 510 may be smaller than the etching rate of the first dielectric layer 600 and the second dielectric layer. Therefore, it can be ensured that during the process of forming the contact hole, the loss of the sacrificial sidewall layer 510 may be significantly less, and the sacrificial sidewall layer 510 may protect the side wall structure 400.
- the sacrificial sidewall layer 510 may be made of silicon carbide, silicon nitride, or silicon oxynitride, etc. In one embodiment, the sacrificial sidewall layer 510 may be made of silicon nitride.
- the thickness of the sacrificial sidewall layer 510 cannot be too thick nor too small. Because the dimensions of the opening 250 may be relatively small, the process window of forming the sacrificial sidewall layer 510 may be relatively small. The thickness of the sacrificial sidewall layer 510 cannot be too thick, such that the sacrificial sidewall layer 510 may be well formed on the side wall of the hard mask layer 300 in the opening 250 and may not have hole-defects in the opening 250.
- the thick sacrificial sidewall layer 510 may easily cause the dimensions of the subsequently formed contact hole to be reduced, thus impacting the quality of the subsequently formed contact-hole plug. If the thickness of the sacrificial sidewall layer 510 is too small, the sacrificial sidewall layer 510 may be easily depleted in the subsequent etching process of forming the contact hole. It may cause the sidewall structure 400 to be exposed to an etching environment, and further cause the silicon oxide material of the sidewall structure 400 to be subjected to loss in the process of etching the first dielectric layer 600 and the second dielectric layer. Therefore, in one embodiment, the thickness of the sacrificial sidewall layer 510 may be in a range of approximately 50-500 ⁇ .
- a second dielectric layer may be formed (S108).
- Figure 11 illustrates a corresponding flash memory structure.
- a second dielectric layer 610 may be formed on the first dielectric layer 600.
- the second dielectric layer 610 may provide a platform for subsequently forming the contact-hole plug.
- the second dielectric layer 610 may also provide electrical isolation.
- the second dielectric layer 610 may be level with the top of the hard mask layer 300, and the top of the hard mask layer 300 may be exposed.
- forming the second dielectric layer 610 may include forming a second dielectric film on the first dielectric layer 600.
- the second dielectric film may cover the top of the hard mask layer 300.
- Forming the second dielectric layer 610 may also include removing the second dielectric film higher than the top of the hard mask layer 300 by a polishing process to form the second dielectric layer 610.
- the second dielectric layer 610 and the first dielectric layer 600 may be made of a same material.
- the second dielectric layer 610 may be made of silicon oxide, silicon nitride, or silicon oxynitride, etc.
- the first dielectric layer 600 may be made of silicon oxide.
- the second dielectric layer 610 may also be made of silicon oxide.
- a process of forming the second dielectric film on the first dielectric layer 600 may be a chemical vapor deposition process, a plasma enhanced chemical vapor deposition process, or a low pressure chemical vapor deposition process, etc.
- the polishing process of removing the second dielectric film higher than the top of the hard mask layer 300 may be a chemical mechanical polishing process.
- a contact hole may be formed (S109).
- Figure 12 illustrates a corresponding flash memory structure.
- a contact hole 260 may be formed by using the sacrificial sidewall layer 510 as a mask to etch the second dielectric layer 610 and the first dielectric layer 600.
- the contact hole 260 may penetrate through the second dielectric layer 610 and the first dielectric layer 600 and the surface of the substrate 200 may be exposed.
- the etching rate of the second dielectric layer 610 and the first dielectric layer 600 may be larger than the etching rate of the sacrificial sidewall layer 510.
- the contact hole 260 may provide a spatial location for subsequently forming a contact-hole plug.
- forming the contact hole 260 may include forming a photoresist layer on the second dielectric layer 610 (not labeled). The photoresist layer may expose the top surface of the second dielectric layer 610 in the contact-hole position. Forming the contact hole 260 may also include using the photoresist layer as a mask to sequentially etch the second dielectric layer 610 and the first dielectric layer 600 until the substrate 200 is exposed to form the contact hole 260 penetrating through the second dielectric layer 610 and the first dielectric layer 600.
- a plasma dry etching process may be performed to etch the second dielectric layer 610 and the first dielectric layer 600.
- the plasma dry etching process may be a self-aligned etching process.
- the sacrificial sidewall layer 510 at both sides of the contact hole may also be exposed by the photoresist layer.
- the sacrificial sidewall layer 510 may also be configured as an etching mask.
- a source region and/or a drain region may be formed in the substrate 200 at both sides of the gate structure. Correspondingly, the source region and/or the drain region may be exposed by the contact hole 260.
- a contact-hole plug may be formed (S110).
- Figure 13 illustrates a corresponding flash memory structure.
- a contact-hole plug 700 may be formed in the contact hole 260.
- the contact-hole plug may be configured to connect to the metal interconnect lines to achieve electrical conduction and to form a circuit.
- forming the contact-hole plug 700 may include forming a conductive material layer filling the contact hole 260.
- the conductive material layer may also cover the top of the second dielectric layer 610 and the hard mask layer 300.
- Forming the contact-hole plug 700 may also include planarizing the conductive material layer until the top surfaces of the second dielectric layer 610 and the hard mask layer 300 are exposed to form the contact-hole plug 700 in the contact hole 260.
- the contact-hole plug 700 may be made of W, Al, Cu, Ag, or Au, etc. In one embodiment, the contact-hole plug 700 may be made of W.
- a chemical vapor deposition process, a sputtering process, or a plating process may be performed to fill the contact hole 260 with the conductive material layer.
- a chemical mechanical polishing process may be performed to planarize the conductive material layer.
- the source region and/or the drain region may be exposed by the contact hole 260.
- the contact-hole plug 700 may be contacted with the source region and/or the drain region, thus achieving electrical conduction and forming a circuit.
- the etching rate of the second dielectric layer 610 and the first dielectric layer 600 may be larger than the etching rate of the sacrificial sidewall layer 510. Therefore, during the etching process of forming the contact hole 260, the loss of the sacrificial sidewall layer 510 may be relatively small. It may protect the sidewall structure 400, avoid the loss of the silicon oxide layer in the top of the sidewall structure 400 caused by the etching process, and improve the electrical properties and reliability of the semiconductor structure.
- the sacrificial sidewall layer 510 may have little impact on the electrical properties and reliability of the semiconductor structure, and have desired process compatibility.
- Figure 14 illustrates an exemplary flash memory structure.
- the flash memory structure may include a substrate 800 and a gate structure formed on the substrate 800.
- the gate structure may include a floating gate 820 and a control gate 840 formed on the floating gate 820.
- the flash memory structure may also include a hard mask layer 870 formed on the control gate 840 and a sidewall structure 910 formed on at least part of side surface of the gate structure.
- the top of the sidewall structure 910 may be higher than the top of the floating gate 820 and lower than the top of the hard mask layer 870.
- the flash memory structure may include an etching barrier layer 920 formed on the side surface of the sidewall structure 910 and a sacrificial sidewall layer 930 formed on the side wall of the hard mask layer 870 exposed by the sidewall structure 910.
- the sacrificial sidewall layer 930 may also be formed above the sidewall structure 910 and the etching barrier layer 920.
- the flash memory structure may include a source region and/or a drain region (not labeled) formed in the substrate 800 at both sides of the gate structure and a dielectric layer 850 formed on the substrate 800 between the adjacent gate structures.
- the top of the dielectric layer 850 may be level with the top of the hard mask layer 870.
- the etching rate of the dielectric layer 850 may be larger than the etching rate of the sacrificial sidewall layer 930.
- the flash memory structure may include a contact-hole plug 860, penetrating through the dielectric layer 850 and connected to the source region and/or the drain region.
- the substrate 800 may include any appropriate material, such as silicon (Si), germanium (Ge), germanium-silicon alloy (GeSi), silicon carbide (SiC), silicon on insulator (SOI), germanium on insulator (GOI), or gallium arsenide (GaAs) and other III-V compounds thereof.
- the substrate 800 may be silicon.
- the floating gate 820 and the control gate 840 may be made of polysilicon.
- the flash memory structure may also include a first gate dielectric layer 810 formed between the substrate 800 and the floating gate 820, and a second gate dielectric layer 830 formed between the floating gate 820 and the control gate 840.
- the first gate dielectric layer 810 may be made of silicon oxide
- the second gate dielectric layer 830 may be made of a stacked structure of silicon oxide layer-silicon nitride layer-silicon oxide layer (ONO, Oxide-Nitride-Oxide).
- the thickness of the hard mask layer 870 covered by the sidewall structure 910 may be half of the total thickness of the hard mask layer 870.
- the thickness of the hard mask layer 870 covered by the sacrificial sidewall layer 930 may be half of the total thickness of the hard mask layer 870.
- the top of the sidewall structure may be higher than the top of the floating gate and lower than the top of the control gate.
- the sacrificial sidewall layer may be formed on the side surface of the control gate exposed by the sidewall structure and the side surface of the hard mask layer.
- the hard mask layer 870 may be made of silicon nitride, silicon oxide, silicon oxynitride, silicon carbide, silicon oxycarbide, or silicon carbonitride oxide, etc. In one embodiment, the hard mask layer 870 may be made of silicon nitride.
- the sidewall structure 910 may include a first silicon oxide layer, a silicon nitride layer formed on the first silicon oxide layer, and a second silicon oxide layer formed on the silicon nitride layer.
- the thickness of the sidewall structure 910 may be in a range of approximately 50-500 ⁇ .
- the etching barrier layer 920 may be made of silicon oxide, silicon oxynitride, silicon carbide, silicon oxycarbide, or silicon carbonitride oxide, etc. In one embodiment, the etching barrier layer 920 may be made of silicon nitride.
- the thickness of the etching barrier layer 920 cannot be too thick nor too small. Because the spacing between the adjacent gate structures may be relatively small, the thickness of the etching barrier layer 920 cannot be too thick, such that the etching barrier layer 920 may not have hole-defects. In addition, the thick etching barrier layer 920 may easily cause the dimensions of the contact-hole plug 860 to be reduced, thus impacting the conductive performance of the contact-hole plug 860. Moreover, the thickness of the etching barrier layer 920 may be related to the thickness of the sacrificial sidewall layer 930.
- the thickness of the etching barrier layer 920 may be in a range of approximately 10-300 ⁇ .
- the sacrificial sidewall layer 930 may be made of silicon carbide, silicon nitride, or silicon oxynitride, etc. In one embodiment, the sacrificial sidewall layer 930 may be made of silicon nitride.
- the thickness of the sacrificial sidewall layer 930 cannot be too thick nor too small. Because the spacing between the adjacent gate structures may be relatively small, the thickness of the sacrificial sidewall layer 930 cannot be too thick, such that the sacrificial sidewall layer 930 may not have hole-defects. In addition, the thick sacrificial sidewall layer 930 may easily cause the dimensions of the contact-hole plug 860 to be reduced, thus impacting the conductive performance of the contact-hole plug 860. When the thickness of the sacrificial sidewall layer 930 is too small, the sacrificial sidewall layer 930 may be easily depleted during the subsequent etching process of forming the contact hole.
- the thickness of the sacrificial sidewall layer 930 may be in a range of approximately 50-500 ⁇ .
- the dielectric layer 850 may be made of silicon oxide, silicon nitride, or silicon oxynitride, etc. In one embodiment, the dielectric layer 850 may be made of silicon oxide.
- the contact-hole plug 860 may be made of W, Al, Cu, Ag, or Au, etc. In one embodiment, the contact-hole plug 860 may be made of W.
- the etching rate of the dielectric layer 850 may be larger than the etching rate of the sacrificial sidewall layer 930, during the process of forming the contact-hole plug 860, the loss of the sacrificial sidewall layer 930 may be relatively small. Therefore, the sacrificial sidewall layer 930 may protect the sidewall structure 910, avoid the loss of the silicon oxide material of the sidewall structure 910 caused by the process of forming the contact-hole plug 860, and improve the electrical properties and reliability of the semiconductor structure.
- the sacrificial sidewall layer 930 may have little impact on the electrical properties and reliability of the semiconductor structure, and have desired process compatibility.
- the sacrificial sidewall layer may be formed on the side wall of the hard mask layer exposed by the first dielectric layer.
- the sacrificial sidewall layer may also be formed above the sidewall structure and the etching barrier layer.
- the sacrificial sidewall layer may be used as a mask to etch the second dielectric layer and the first dielectric layer, the etching rate of the second dielectric layer and the first dielectric layer may be larger than the etching rate of the sacrificial sidewall layer.
- the loss of the sacrificial sidewall layer may be relatively small, thus it may protect the sidewall structure, avoid the loss of the silicon oxide material in the top of the sidewall structure caused by the etching process, and improve the electrical properties and reliability of the semiconductor structure.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Semiconductor Memories (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Non-Volatile Memory (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201610133528.5A CN107180832B (zh) | 2016-03-09 | 2016-03-09 | 闪存结构及其形成方法 |
Publications (1)
Publication Number | Publication Date |
---|---|
EP3217422A1 true EP3217422A1 (en) | 2017-09-13 |
Family
ID=58227939
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP17158826.2A Withdrawn EP3217422A1 (en) | 2016-03-09 | 2017-03-02 | Flash memory structure and fabrication method thereof |
Country Status (3)
Country | Link |
---|---|
US (2) | US9923100B2 (zh) |
EP (1) | EP3217422A1 (zh) |
CN (1) | CN107180832B (zh) |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10038063B2 (en) | 2014-06-10 | 2018-07-31 | International Business Machines Corporation | Tunable breakdown voltage RF FET devices |
CN109727985A (zh) * | 2019-01-10 | 2019-05-07 | 江苏华存电子科技有限公司 | 一种闪存单元的制备方法 |
CN111952302B (zh) * | 2019-05-17 | 2024-03-22 | 华邦电子股份有限公司 | 半导体结构及其制造方法 |
US11101179B2 (en) * | 2019-07-11 | 2021-08-24 | Winbond Electronics Corp. | Semiconductor structure with protection portions and method for forming the same |
CN113327857B (zh) * | 2020-02-28 | 2023-05-23 | 中芯国际集成电路制造(天津)有限公司 | 半导体结构及其形成方法 |
CN111620300B (zh) * | 2020-06-04 | 2023-07-28 | 绍兴中芯集成电路制造股份有限公司 | 具有背腔结构的器件及其形成方法 |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6380042B1 (en) * | 2001-02-15 | 2002-04-30 | Winbond Electronics Corp. | Self-aligned contact process using stacked spacers |
US20030178688A1 (en) * | 2002-03-22 | 2003-09-25 | Shih-Hsien Yang | Stacked spacer structure and process |
US6908816B1 (en) * | 2003-10-28 | 2005-06-21 | Advanced Micro Devices, Inc. | Method for forming a dielectric spacer in a non-volatile memory device |
US20100006917A1 (en) * | 2008-07-14 | 2010-01-14 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2001102550A (ja) * | 1999-09-02 | 2001-04-13 | Samsung Electronics Co Ltd | 自己整合コンタクトを有する半導体メモリ装置及びその製造方法 |
JP2004063789A (ja) * | 2002-07-29 | 2004-02-26 | Toshiba Corp | 不揮発性半導体記憶装置の製造方法、及び、不揮発性半導体記憶装置 |
US7056828B2 (en) * | 2003-03-31 | 2006-06-06 | Samsung Electronics Co., Ltd | Sidewall spacer structure for self-aligned contact and method for forming the same |
KR101784324B1 (ko) * | 2011-04-18 | 2017-11-06 | 삼성전자 주식회사 | 반도체 장치의 제조 방법 |
-
2016
- 2016-03-09 CN CN201610133528.5A patent/CN107180832B/zh active Active
-
2017
- 2017-03-02 EP EP17158826.2A patent/EP3217422A1/en not_active Withdrawn
- 2017-03-08 US US15/452,836 patent/US9923100B2/en active Active
-
2018
- 2018-02-06 US US15/889,940 patent/US10084097B2/en active Active
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6380042B1 (en) * | 2001-02-15 | 2002-04-30 | Winbond Electronics Corp. | Self-aligned contact process using stacked spacers |
US20030178688A1 (en) * | 2002-03-22 | 2003-09-25 | Shih-Hsien Yang | Stacked spacer structure and process |
US6908816B1 (en) * | 2003-10-28 | 2005-06-21 | Advanced Micro Devices, Inc. | Method for forming a dielectric spacer in a non-volatile memory device |
US20100006917A1 (en) * | 2008-07-14 | 2010-01-14 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
Also Published As
Publication number | Publication date |
---|---|
US9923100B2 (en) | 2018-03-20 |
CN107180832A (zh) | 2017-09-19 |
US20180175208A1 (en) | 2018-06-21 |
US20170263778A1 (en) | 2017-09-14 |
US10084097B2 (en) | 2018-09-25 |
CN107180832B (zh) | 2020-04-03 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9923100B2 (en) | Flash memory structure and fabrication method thereof | |
US6010935A (en) | Self aligned contacts | |
CN112750752B (zh) | 深沟槽隔离结构的形成方法及半导体器件的形成方法 | |
EP3087605B1 (en) | Memory structure with self-aligned floating and control gates and associated methods | |
US10177162B2 (en) | Semiconductor memory device | |
US20180005894A1 (en) | Semiconductor structure having contact holes between sidewall spacers | |
CN105336571A (zh) | 自对准多重图形掩膜的形成方法 | |
US10658489B2 (en) | Semiconductor structure and fabrication method thereof | |
CN109559978B (zh) | 半导体结构及其形成方法 | |
CN108962817B (zh) | 半导体结构及其形成方法 | |
CN107045981B (zh) | 半导体结构的形成方法 | |
US10868022B2 (en) | Flash memory device and fabrication method thereof | |
CN107731730B (zh) | 半导体结构的形成方法 | |
CN104377160A (zh) | 金属内连线结构及其工艺 | |
CN110797344B (zh) | 一种半导体器件的制造方法 | |
CN111029302A (zh) | 半导体器件及其形成方法 | |
TWI817701B (zh) | 半導體結構及其形成方法 | |
US20050130376A1 (en) | Method for manufacturing flash device | |
US20230389297A1 (en) | Semiconductor structure and method for forming the same | |
CN111653571B (zh) | 半导体结构的形成方法 | |
TWI828398B (zh) | 半導體結構及其形成方法 | |
US20210398858A1 (en) | Semiconductor structures and methods for forming the same | |
CN114203671A (zh) | 半导体结构及其形成方法 | |
CN114171517A (zh) | 半导体结构及其形成方法 | |
KR100760829B1 (ko) | 액티브 영역 식각 공정을 이용한 듀얼 트랜치 소자 분리공정 및 플래쉬 메모리 소자의 제조 방법 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
AX | Request for extension of the european patent |
Extension state: BA ME |
|
17P | Request for examination filed |
Effective date: 20171103 |
|
RBV | Designated contracting states (corrected) |
Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
17Q | First examination report despatched |
Effective date: 20180730 |
|
RAP1 | Party data changed (applicant data changed or rights of an application transferred) |
Owner name: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (BEIJING Owner name: SEMICONDUCTOR MANUFACTURING INTERNATIONAL (SHANGHA |
|
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
INTG | Intention to grant announced |
Effective date: 20191008 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN |
|
18D | Application deemed to be withdrawn |
Effective date: 20200219 |