EP1151365A1 - Schnelle spannungserzeugung auf dem chip für integrierte schaltungen niedriger leistung - Google Patents

Schnelle spannungserzeugung auf dem chip für integrierte schaltungen niedriger leistung

Info

Publication number
EP1151365A1
EP1151365A1 EP98960305A EP98960305A EP1151365A1 EP 1151365 A1 EP1151365 A1 EP 1151365A1 EP 98960305 A EP98960305 A EP 98960305A EP 98960305 A EP98960305 A EP 98960305A EP 1151365 A1 EP1151365 A1 EP 1151365A1
Authority
EP
European Patent Office
Prior art keywords
circuit
voltage
coupled
node
signal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
EP98960305A
Other languages
English (en)
French (fr)
Other versions
EP1151365B1 (de
EP1151365A4 (de
Inventor
Kuen-Long Chang
Chun-Hsiung Hung
Ken-Hui Chen
Tien-Shin Ho
I-Long Lee
Tzeng-Hei Shiau
Ray-Lin Wan
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Macronix International Co Ltd
Original Assignee
Macronix International Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Macronix International Co Ltd filed Critical Macronix International Co Ltd
Publication of EP1151365A1 publication Critical patent/EP1151365A1/de
Publication of EP1151365A4 publication Critical patent/EP1151365A4/de
Application granted granted Critical
Publication of EP1151365B1 publication Critical patent/EP1151365B1/de
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G05CONTROLLING; REGULATING
    • G05FSYSTEMS FOR REGULATING ELECTRIC OR MAGNETIC VARIABLES
    • G05F1/00Automatic systems in which deviations of an electric quantity from one or more predetermined values are detected at the output of the system and fed back to a device within the system to restore the detected quantity to its predetermined value or values, i.e. retroactive systems
    • G05F1/10Regulating voltage or current
    • G05F1/46Regulating voltage or current wherein the variable actually regulated by the final control device is dc

Definitions

  • the present invention relates to on chip voltage generation techniques for producing a voltage on chip which is outside the range of a power supply voltage supplied to the chip; and more particularly to the generation of wordline voltages on low power memory devices like flash memory, mask ROM, and
  • Integrated circuits have in the past been manufactured in order to work with a power supply voltage of about 5 volts, within a specified range of +/- 10%. Of course other power supply voltages have been utilized. There is a current trend for many applications to design integrated circuits to work with lower power supply voltages. Lower voltages generally result in lower power operation for the devices, and are easier to supply using batteries in small devices. For example, one low supply voltage which is emerging as a standard is specified to operate over a range of about 2.7 to 3.6 volts. Other standards are being developed around even lower voltages.
  • On chip circuits however are often designed to operate at higher voltages for some purposes.
  • wordlines which supply a gate potential to memory cells are often designed to operate at a read potential of 4 volts or more.
  • the low power supply voltage is insufficient to supply directly an on chip voltage high enough to drive the wordlines.
  • This problem is dealt with by including charge pumps or other voltage supply boosters on the integrated circuits in order to supply the higher working voltages on chip. See for example United States Patent No. 5,511 ,026 entitled BOOSTED AND REGULATED GATE POWER SUPPLY WITH REFERENCE TRACKING FOR MULTI-DENSITY AND LOW VOLTAGE SUPPLY MEMORIES.
  • the '026 patent describes an integrated circuit memory having charge pumps configured to supply wordline voltages at a level higher than the supply potential. Furthermore, the '026 patent describes the use of on chip charge pumps to provide a plurality of wordline voltages for multilevel/memory devices, so that a greater working margin is provided between the memory cell states, than would be normally available using a standard supply potential.
  • the present invention provides an on chip voltage generation circuit suitable for use on integrated circuits such as flash memory devices with a low power supply voltage (e.g., 2.7 to 3.6 volts).
  • a low power supply voltage e.g., 2.7 to 3.6 volts.
  • it can be characterized as an integrated circuit having a supply voltage input adapted to receive a supply potential within a pre-specified range of voltages, and including components on the integrated circuit that use an on chip voltage higher than the pre-specified range for the supply voltage.
  • a voltage boost circuit is coupled to the supply voltage input and to a boost signal, which boosts the on-chip voltage at a node on the integrated circuit in response to a transition of the boost signal.
  • the voltage boost circuit has a first mode which in response to the transition boosts the on-chip voltage at a first rate of boosting until a first threshold, and a second mode which after reaching the first threshold, boosts the on-chip voltage at a second rate of boosting until a second threshold.
  • the second rate of boosting in the preferred system is slower than the first rate of boosting.
  • a detection circuit is coupled to the node on the integrated circuit which receives the on-chip voltage, and to the voltage boost circuit. The detection circuit signals the voltage boost circuit when the node reaches the first threshold, and signals the voltage boost circuit when the node reaches the second threshold.
  • the first threshold is reached within less than 5 nanoseconds, and more preferably less than 2 nanoseconds of the transition in the boost signal.
  • the detection circuit includes a first detector which supplies a first control signal to the voltage boost circuit within a first time interval of the node reaching the first threshold. During the first time interval, the voltage boost circuit continues boosting at the first rate.
  • a second detector is coupled to the node, and supplies a second control signal to the voltage boost circuit within a second time interval of the node reaching the second threshold. During the second time interval, the voltage boost circuit continues boosting at the second rate, so that the on-chip voltage at the node increases less during the second time interval than during the first time interval.
  • the voltage boost circuit comprises a capacitor, and a driving circuit coupled to one terminal of the capacitor.
  • the driving circuit supplies the transition to the capacitor by supplying current at a first rate during the first mode, and supplying current at a second rate during the second mode.
  • the driving circuit comprises an inverter having an input connected to receive the boost signal and an output coupled to the capacitor.
  • the inverter has first and second power supply terminals, and a current source coupled to one of the first and second power supply terminals having a first mode supplying current at the first rate, and a second mode supplying current at the second rate. In this way, the rate of increase of the voltage on the capacitor can be controlled in the first and second modes to establish the faster and slower rates of pumping.
  • the voltage boosting circuit comprises a first stage and a second stage.
  • the first stage includes a capacitor having a first and second terminals, a diode having an anode coupled to the second terminal capacitor and a cathode coupled to the node on the integrated circuit.
  • a driver is coupled to the first terminal of the capacitor and supplies a first transition signal to the first capacitor.
  • the second stage includes a second capacitor having a first terminal coupled to the node on the integrated circuit.
  • a second driver is coupled to a second terminal of the second capacitor and supplies the transition of the boost signal to the second terminal of the capacitor according to the two modes of operation as discussed above.
  • the circuit also includes a first pre-charge circuit coupled to the anode of the diode in the first stage, and a second pre- charge circuit coupled to the cathode of the diode.
  • circuit includes logic on the chip which is adapted to produce the first transition signal and the transition of the boost signal.
  • the present invention is particularly suited for implementation on integrated circuit memory including an array of memory cells a plurality of wordlines and a plurality of bitlines.
  • a set of wordline drivers is coupled to the plurality of wordlines and utilizes a wordline voltage higher than the pre- specified range of the supply voltage input.
  • Logic detects an event on the integrated circuit, such as an address signal transition, and produces a transition of a boost signal.
  • a voltage boost circuit and detection circuit as described above are included on the chip to manage the boosting of the wordline voltage.
  • the integrated circuit memory comprises an array of ROM cells.
  • the array of memory cells comprises floating gate memory cells, such as flash memory.
  • FIG. 1 is a block diagram of an integrated circuit memory device including the on chip voltage supply circuit of the present invention.
  • Fig. 2 is a block diagram of the wordline boost circuit of the present invention for use in the system of Fig. 1.
  • Fig. 3 is a timing diagram used for describing the operation of the present invention.
  • Fig. 4 is a circuit diagram of a preferred embodiment of the boosting circuits according to the present invention.
  • Fig. 5 is a circuit diagram of logic used for generating the transition signals used by the boosting circuit of Fig. 4.
  • Fig. 6 is a circuit diagram of a voltage level detector used in combination with the circuit of Fig. 4.
  • Fig. 7 is a circuit diagram of a second voltage level detector used with the circuit of Fig. 4.
  • Fig. 8 is a circuit diagram of a pre-charge circuit used with the circuit of Fig. 4.
  • Fig. 9 is a circuit diagram of a second pre-charge circuit used with the circuit of Fig. 4.
  • Fig. 1 provides an overview of a flash memory device incorporating the on chip voltage supply circuit for generating read mode wordline voltages.
  • Fig. 1 illustrates an integrated circuit.
  • the integrated circuit includes a supply voltage input 10 adapted to receive a supply voltage VDD.
  • the supply voltage in one example embodiment is 2.7 to 3.6 volts.
  • a ground input 11 is provided.
  • Other input and output pins are included on the integrated circuit including address inputs 12, control signal inputs such as a chip enable input 13 and an output enable input 14, and data input/output pins 15.
  • the integrated circuit includes a flash memory array 16 including floating gate transistors, an array of ROM cells, such as mask ROM cells, or other memory cells.
  • the array 16 includes a plurality of wordlines represented for example by the arrows 17.
  • the wordlines are driven by a wordline decoder that includes a plurality of sections, including wordline decoder section 0, wordline decoder section 1 , wordline decoder section 2, wordline decoder section 3, wordline decoder section 4, wordline decoder section 5, wordline decoder section 6, and wordline decoder section 7 in this example.
  • a column decoder and data input/output circuit 18 is coupled to a plurality of bitlines represented by arrows 19 in the array 16.
  • the column decoder 18 and the wordline decoder 20 are controlled by addresses received from the address inputs 12.
  • the address can be characterized as including row addresses on line 21 and column addresses on line 22 which drive the wordline decoder 20 and the column decoder 18 respectively.
  • a wordline predecoder 23 is included which is coupled to the address line 12.
  • the wordline predecoder generates select control signals SEL(0-7) on line 24 which are supplied respectively to the wordline decoder sections 0-7. In this example, three of the more significant bits of the row address portion of the address on line 12 are used to control the wordline predecoder 23 and select a particular wordline decoder section from the wordline decoder 20.
  • Mode logic 26 is included on the chip.
  • the mode logic 26 receives the chip enable and chip select signals on lines 13 and 14, as well as other signals in order to control the mode of operation of the flash memory.
  • Flash memory devices include a read mode, a program mode, an erase mode, and other modes as suits a particular implementation for program and erase operations.
  • a READ control signal on line 40 is generated by the mode control logic 26.
  • Program and erase mode wordline voltage pumps 28 are included on the chip.
  • a read mode wordline voltage boost circuit 29 is included.
  • the read mode wordline voltage boost circuit 29 includes a rapid, multi-stage boost circuit.
  • the output of the read mode wordline boost circuit 29 includes a wordline voltages AVX(0-7) on line 30 for the respective wordline decoder sections.
  • the read mode wordline voltage boost circuit 29 is responsive to the level of AVX 30. Also, the read mode wordline voltage boost circuit 29 is responsive to address transition detection circuit 33. The address transition detection circuit 33 generates a signal on line 35 which indicates the transition of the address.
  • the present invention is applied as shown in Fig. 1 for wordline voltage generation for the read mode of a flash memory device.
  • the invention is particularly suited for flash memory with low power supply voltage in the range for example of 2.7 to 3.6 volts.
  • the invention is also suitable for ROM arrays and for other devices requiring a boosted voltage on a node, such as node
  • Fig. 2 provides a schematic block diagram of a wordline voltage boost circuit according to the present invention.
  • the circuit includes an address transition detection circuit 200 which receives as input the addresses on the integrated circuit, and produces as output an address transition detection signal ATD on line 201, a first address transition detection pulse ATDIST on line 202, and a second address transition detection pulse ATD2ND on line 203.
  • the second pulse ATD2ND on line 203 is connected to a first stage boost driver and logic block 204 which includes a pump capacitor Cl .
  • the pump capacitor is connected to the anode of diode 205.
  • the cathode of diode 205 is connected to the node 206 at which the voltage AVX is generated.
  • a second stage boost driver and logic block 207 is also connected to receive the pulse ATD2ND on line 203 and the address transition detection signal ATD on line 201.
  • the output of the second stage block 207 provides a boost signal on line 208 to a capacitor C2.
  • a second terminal of the capacitor is coupled to the node 206.
  • a first level detector 209 and a second level detector 210 are coupled to the node 206, and generate a first control signal CT1 on line 211 and a second control signal CT1SP on line 212, respectively. These signals are supplied to the second stage block 207 and control the rate of charging of the capacitor C2 in response to the transition of the boost signal on line 208.
  • the wordline voltage generator in Fig. 2 also includes a first pre-charge circuit 215 and a second pre-charge circuit 216.
  • the first and second pre-charge circuits 215, 216 pre-charge the anode of diode 205 and the node 206 to a level near the supply potential in order to facilitate the boosting process.
  • Control signals including the chip enable active low CEL signal on line 217, an enable ready signal ENRDYB on line 218, and an enable address transition detection signal ENATD on line 219 are supplied to the pre-charge circuits.
  • the pre-charge circuits are responsive to the first address transition pulse ATDIST on line 202.
  • Fig. 3 is a timing diagram for the address transition detection signals and the level of the AVX signal on node 206.
  • the addresses input to the address transition detection signal are indicated at trace 300.
  • the address transition detection signal on line 201 is indicated on trace 301
  • the first address transition detection pulse ATDIST is indicated on trace 302
  • the second address transition detection pulse ATD2ND is indicated on trace 303.
  • the level of the voltage AVX at node 206 is indicated at trace 304.
  • the level of the AVX signal on line 304 starts at about the supply potential level of VDD as indicated at point 310.
  • the addresses change at the input of the integrated circuit. This causes an address transition detection signal to transition to the high state at time 311, and to transition to the low state at time 312.
  • the interval of the ATD signal on line 301 between times 311 and 312 is about 20 nanoseconds in this example.
  • the address transition detection circuit 200 produces a first pulse beginning at time 311 and ending at time 313 as indicated by the ATDIST signal on line 302.
  • the ATD2ND signal transitions to the high state at time 313 and transitions to the low state at time 314 which is close to time 312.
  • the boosting of the node AVX begins with the pre-charging caused by the ATD 1 ST pulse at time 311. In the trace 304 of Fig. 3, this pre-charging does not reflect any change in the level of the AVX signal. However, if the
  • the pre-charge circuit also pre-conditions the capacitor Cl for boosting above the VDD level.
  • the first stage boost pump causes a transition on capacitor Cl . This boosts the anode of diode
  • the second stage boost pump begins a high speed transition of the boost signal 208 in the steep region 316 of the trace 304 just after time 312.
  • voltage level detector B 210 detects that the AVX signal has crossed a first threshold. This causes the second stage boost pump to switch to a slower rate of boosting as indicated by the region 319 in the trace 304 just after time 317.
  • level detector A 209 detects that the voltage level AVX has reached a final threshold and produces the control signal CT1 on line 211. This causes the boosting speed of the second stage pump 207 to stop.
  • the interval between time 312 and 317 of the rapid boosting in this example is less than about 2 nanoseconds, or less than about 5 nanoseconds.
  • the interval for the slower boosting during trace 319 between time 317 and 318 is less than about 10 nanoseconds, or less than about 20 nanoseconds.
  • Figs. 4, 5, 6, 7, 8 and 9 provide a detailed circuit diagram of the voltage boosting circuit in a preferred embodiment of the present invention.
  • Fig. 4 illustrates the first stage pump and the second stage pump.
  • the first stage pump receives the second pulse ATD2ND on line 400.
  • This signal is supplied through inverter 401, inverter 402, inverter 403, and inverter 404 to a first terminal of capacitor Cl .
  • the second terminal of capacitor Cl is connected to the anode of diode 405.
  • the cathode of diode 405 is connected to node 406 at which the AVX voltage is generated.
  • the second stage of the pump includes the second pulse ATD2ND on line 400 as well as the address transition detection signal ATD on line 410. These signals are supplied as inputs to a NOR gate 411 which supplies the input to an inverter 412. The output of inverter 412 is supplied to the reset input of a set-reset SR latch 413, and as one input to a NOR gate 414. An active low chip enable signal CEB 415 is supplied to the set input of the SR latch 413. The output of the SR latch is a second input of the NOR gate 414. The output of NOR gate 414 drives inverter 416 which in turn drives inverter 417. Inverter 417 supplies inputs to inverter 418 and to inverter 419.
  • the output of inverter 419 is coupled to a first terminal of capacitor 420.
  • the second terminal capacitor 420 is connected to the source of n-channel transistor 421.
  • the drain of n-channel transistor 421 is connected to the supply potential VDD.
  • the gate of transitor 421 receives a control signal ENATD on line 422.
  • the capacitor 420 is connected to the anode of a diode 423. The cathode of diode
  • the control signal on line 422 pulls up the anode of diode 423 to the supply potential level during operation of the pump circuit.
  • the circuit including the inverter 419, the capacitor 420 and the transistor 421 coupled through diode 423 to node 406 operates in a pre-charge capacity.
  • the CEB sets the latch 413, causing a transition on the output of inverter 419. This boosts across capacitor
  • Inverter 418 drives a two mode inverter 425.
  • the output of the two mode inverter is a boost signal on line 426 coupled to a capacitor C2.
  • the second node of the capacitor C2 is supplied to the terminal 406.
  • the two mode driver 425 has a power supply terminal which is connected to the current source circuit including transistors 428, 429, 430 and 431.
  • transistors 428 and 429 consist of p-channel transistors having a width of 3 microns and a length of 5 microns.
  • the gate and drain of transistors 428 and 429 are coupled together in respective diode configurations.
  • the n-wells of the transistors are coupled to their respective sources. These transistors provide a weak pull-up to the power supply terminal of driver 425 to prevent it from floating.
  • Transistors 430 and 431 establish the two rates of boosting of the boost signal on line 426.
  • transitor 430 has a width of about one-fifth the width of transistor 431 (e.g. 50 microns) and a length of about 0.5 microns.
  • Transistor 430 is a p-channel transistor having the control signal CTl coupled to its gate.
  • Transistor 431 is a p-channel transistor having the control signal CTl SP coupled to its gate.
  • Transistor 431 has a width of about five times the width of transistor 430 (e.g. 250 microns) and a length of about 0.5 microns.
  • transistor 431 controlled by CT1SP is much stronger than transistor 430 controlled by CTl .
  • the drains of transistors 430 and 431 are both coupled to the power supply terminal of the driving inverter 425. When both CTl and
  • CT1SP are low, a very fast rate of boosting is produced in the boost signal 426 as reflected by the interval 316 between times 312 and 317 in trace 304 of Fig. 3.
  • CT1SP goes high, transistor 431 is turned off and the rate of boosting is reduced substantially, driven only by transistor 430. This is reflected in the slower rate of boosting during the interval 319 between times
  • the rate of boosting on the signal at node 426 is directly reflected across capacitor C2 on node 406 in a way which is illustrated in Fig. 3 at trace 304.
  • the CTl and CT1SP control signals at the gates of transistors 430 and 431 are produced by the level detectors illustrated in Figs. 6 and 7.
  • ATDIST pulse and the ATD2ND pulse are generated by the circuit illustrated in Fig. 5.
  • Pre-charge circuits shown in Figs. 8 and 9 used for setting up the boosting operation in the circuit are coupled to the boost circuit.
  • the first pre- charge circuit 490 is coupled to the anode of diode 405.
  • a second pre-charge circuit 491 is coupled to node 406 at the cathode of diode 405.
  • the ENRDYB, CEL, CEB, and ENATD control signals are control signal produced with logic of standard design.
  • the ATDIST and the ATD2ND signals are generated in response to an address transition detect ATD signal on line 500.
  • the ATD signal is produced for example as illustrated in our co-pending United States Patent Application No. 08/751,513 entitled AN ADDRESS TRANSITION DETECTION CIRCUIT filed November 15, 1996, invented by Yin Liu, et al., which was owned at the time of invention and is currently owned by the same assignee.
  • an ATD pulse of about 20 nanoseconds is generated in the preferred system, as shown in Fig. 3. This signal is applied to an one shot circuit consisting of NAND gate 501 and inverter 502.
  • the input the ATD signal line 500 is connected to the input of the inverter 502 and to one input of NAND gate 501.
  • the output of the inverter 502 is connected to the second input of NAND gate 501.
  • the output of the NAND gate 501 is supplied to an inverter 503.
  • the output of the inverter 503 supplies the ATD 1 ST signal on line 436.
  • the ATD 1 ST signal is supplied to a second one shot circuit including inverter 504 and NOR gate 505.
  • the ATD1 ST signal is connected to the input of inverter 504 which has its output connected to an input of NOR gate 505.
  • the ATD 1 ST signal is connected to the second input of NOR gate 505.
  • the output of the NOR gate 505 is connected to the set input of an SR latch 506.
  • the output of the NOR gate 505 is connected as one input to NOR gate 507.
  • the second input to NOR gate 507 is the ATD signal on line 500.
  • the output of NOR gate 507 is connected to the reset input of the SR latch 506.
  • the Q output of SR latch 506 is connected to inverter 508, which in turn drives inverter 509.
  • the output of inverter 509 is the ATD2ND signal on line 400.
  • the first level detector illustrated in Fig. 6 generates the CT1 SP signal.
  • the second level detector illustrated in Fig. 7 generates the CTl signal.
  • the CT1SP signal triggers at a lower level of AVX than does the CTl signal.
  • the detector in Fig. 6 is enabled by the output of the NOR gate 600 which receives as inputs the CEB signal on line 601, the ATDIST signal on line 436, and the CTl signal on line 700.
  • the output of the NOR gate 600 is connected through inverter 602 to the gate of transistor 603. Also, the output of inverter 600 is connected to the gate of transistor 604. When the output of NOR gate 600 is high, transistor 604 is turned on and transistor 603 is turned off enabling operation of the level detector circuit.
  • the level detector circuit includes a first current leg which receives as input the AVX signal from node 406. This node is connected to the source and n-well of p-channel transistor 604.
  • the gate and drain of p-channel transistor 605 are connected to the source and n-well of p-channel transistor 606.
  • the gate and drain of transistor 606 are connected to the drain of transistor 604.
  • the source of transistor 604 is connected to the drain and gate of n-channel transistor 607.
  • the source of n-channel transistor is connected to ground.
  • the second current leg of the level detector includes a first node connected to the supply potential VDD.
  • a p-channel transistor 610 and a p- channel transistor 611 have their sources connected to the supply potential.
  • the gate and drain of transistor 610 are connected to the drain of transistor 612.
  • the gate of transistor 611 is connected to the output of inverter 613 which receives as input the SBCTL1 signal on line 614, which is supplied from the output of inverter 602.
  • the SBCTL1 signal is high, the signal on the gate of transistor 611 is low, enabling an increased current flow through the circuit.
  • the source of transistor 612 is connected to ground.
  • the gate of transistor 612 is connected to the gate of transistor 607 in a current mirror fashion.
  • the gate of transistor 612 and the gate of transistor 607 are connected to the drain of transistor 603.
  • the node NISP on the drain of transistor 612 is connected as input to an inverter 615.
  • the output of inverter 615 is connected to the S input of an SR latch 616.
  • the reset input of the SR latch 616 is connected to receive the ATDIST signal on line 436.
  • the Q output of SR latch 616 is connected to inverter 617 which drives inverter 618.
  • the output of inverter 618 is the control signal CT1SP on line 620.
  • Fig. 7 illustrates the level detector for generation of the CTl signal.
  • This level detector is enabled by the output of a NOR gate 701 which receives the CEB signal on line 601, and the ATD1 ST signal on line 436.
  • the output of the NOR gate 701 is connected to the gate of n-channel transistor 702 and to the input of inverter 703.
  • the output of the inverter 703 is connected to the gate of n-channel transistor 704.
  • the drain of transistor 704 is connected to the node
  • the source of transistor 704 is connected to ground.
  • the circuit is enabled by turning off transistor 704 and turning on transistor 702.
  • the output of the inverter 703 generates the control signal SBCTL which is supplied to the input of inverter
  • the level detector includes a first current leg connected to the voltage AVX on node 406.
  • Node 406 is connected to the source and n-well of p- channel transistor 708.
  • the gate and drain of transistor 708 are coupled to the source and n-well of p-channel transistor 709. The gate and drain of transistor
  • the gate of transistor 710 is connected to receive the control signal CTl on line 700.
  • the gate and drain of transistor 711 and the drain of transistor 710 are connected to the gate and drain of n-channel transistor 712.
  • the source of transistor 712 is coupled to the gate and drain of a triple well n-channel transistor 713.
  • the isolation well of transistor 713 is connected to the AVX node 406.
  • the p-well and source of transistor 713 are connected to the drain of transistor 702.
  • the source of transistor 702 is connected to the drain and gate of transistor 714 at node 705.
  • the source of transistor 714 is connected to ground.
  • the second current leg of the level detector includes transistor 707 which has its source connected to the supply potential and its drain connected to the drain of transistor 715.
  • the source of transistor 715 is connected to ground.
  • the gate of transistor 715 is connected to node 705 in common with transistor 714.
  • transistor 716 has its source connected to the supply potential and its gate and drain connected to the drain of transistor 715.
  • the circuit works in a manner described above with respect to Fig. 6, except at a higher threshold.
  • the voltage level AVX increases, the current through the current mirror legs increases.
  • the voltage on node NI at the input of inverter 717 reaches the trip point of the inverter.
  • the output of the inverter 717 is connected to the set input of an SR latch 718.
  • the Q output of the SR latch 718 is connected to inverter 719 which in turn drives inverter 720.
  • the output of inverter 720 is the CTl signal on line 700.
  • the reset input of the SR latch 718 receives the ATDIST signal on line 436.
  • the transistor 710 operates to turn off when the CTl signal goes high. This reduces the current flow through the level detector and conserves power for the circuit.
  • the level detection circuits illustrated here consist of the preferred embodiment. There are a variety of level detection circuit approaches which could be utilized according to the present invention. It can be appreciated that as the voltage level of AVX increases rapidly during the first stage of pumping according to the present invention, and that the delay on the order of a fraction of a nanosecond involved in detecting the level shift of AVX using the circuits of Fig. 6 and 7, or other types of level detectors, is significant in accurate cutoff.
  • the ability to tune the timing of these detectors within a nanosecond or less in order to cutoff the boosting level of the AVX signal at a preferred predetermined level is overcome according to the present invention by slowing down the boosting rate as the level reaches the desired cutoff. This way, the relative timing of the CTl SP signal and the reaching of the final level of the boosting is less critical. An overshoot condition is avoided according to the present invention while rapid boosting is allowed.
  • Fig. 8 illustrates the first pre-charge circuit 490. It receives as input signals an enable ATD signal on line 435 and the first ATD pulse ATDIST on line 436. These signals are supplied as inputs to a NAND gate 437 the output of which drives inverter 438. The output of the inverter 438 is connected to the source and drain of a capacitor-connected transistor 439. The gate of transistor 439 is connected to the gate of n-channel transistor 440. The source of n- channel transistor 440 is connected to line 432 which is coupled to the anode of diode 405, and the drain of transistor 440 is connected to the supply potential VDD.
  • the gate of transistor 440 is biased by a circuit including p-channel transistor 441 which has its source connected to the supply potential VDD, its gate connected to the control signal ENRDYB on line 442, and its drain connected to the anode of a diode 443.
  • the cathode of diode 443 is connected to the gate of transistor 440.
  • a transistor 444 has its drain connected to the gate of transistor 440 and its source connected to ground.
  • the gate of transistor 444 is connected to the control signal CEL on line 445.
  • a transistor 446 has its drain connected to the gate of transistor 440 and its source connected to ground.
  • the gate of transistor 446 is connected to the control signal ENRDYB on line 442.
  • the gate of transistor 440 in response to a low signal at the ENRDYB terminal on line 442 is coupled to a level which is determined by the voltage drop across transistor 441 and diode 443 below the supply potential.
  • the control signal CEL on line 445 goes high, the node is connected to ground.
  • the control signal ENRDYB goes high, the node is connected to ground through transistor 446.
  • the pre-charge circuit includes transistor 450 which has its gate and drain coupled to the supply potential and its source connected across line 430 to the anode of diode 405.
  • This diode connected transistor 450 maintains the level of the node at a threshold drop below VDD as a starting point.
  • the gate of transistor 440 is boosted to compensate for the threshold drop across transistor 440 and 450 to pull the anode of diode 405 up to the VDD level.
  • the second pre-charge circuit is shown in Fig. 9, and is similar to the first. It receives its inputs ENATD signal on line 435 and the ATDIST signal on line 436. These signals are supplied as inputs to a NAND gate 457 which drives inverter 458.
  • the inverter 458 is connected to the source and drain of a capacitor connected transistor 459.
  • the gate transistor 459 is connected to the gate of transistor 460.
  • the gate of transistor 460 is also biased by the circuit including the p-channel transistor 461 having its source connected to the supply potential VDD and its drain connected through diode 462 to the gate transistor 460.
  • Transistors 463 and 464 are n-channel transistors having their drains connected to the gate of transistor 460 and their sources connected to ground.
  • the gate of transistor 463 receives the CEL control signal on line 445.
  • the gate of transistor 461 and the gate of transistor 464 receive as input the control signal ENRDYB on line 442.
  • the second pre-charge circuit also includes transistor 470 which has its gate and drain connected to the supply potential VDD and its source connected on line 431 to node 406.
  • transistor sizes and capacitor parameters set forth above are representative of a particular implementation designed according to the needs of a specific semiconductor device. Obviously variations in the components and relative sizes of these transistors may be appropriate for any given circumstance. However they are given as a basis for understanding the operation of the example circuit in more detail. Accordingly, a two mode voltage boosting circuit suitable for use in read operations for flash memory and other memory devices has been disclosed. The circuit is also suitable for other environments where a rapid boosting with a precise cutoff level is desired. For example, the precise cutoff level is particularly important for multi-level cells which rely on very tight margin on the wordline voltages for reading the various levels of the cell.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Electromagnetism (AREA)
  • General Physics & Mathematics (AREA)
  • Radar, Positioning & Navigation (AREA)
  • Automation & Control Theory (AREA)
  • Read Only Memory (AREA)
  • Static Random-Access Memory (AREA)
  • Semiconductor Integrated Circuits (AREA)
EP98960305A 1998-11-18 1998-11-18 Schnelle spannungserzeugung auf dem chip für integrierte schaltungen niedriger leistung Expired - Lifetime EP1151365B1 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/US1998/024766 WO2000029919A1 (en) 1998-11-18 1998-11-18 Rapid on chip voltage generation for low power integrated circuits

Publications (3)

Publication Number Publication Date
EP1151365A1 true EP1151365A1 (de) 2001-11-07
EP1151365A4 EP1151365A4 (de) 2002-01-30
EP1151365B1 EP1151365B1 (de) 2004-05-12

Family

ID=22268334

Family Applications (1)

Application Number Title Priority Date Filing Date
EP98960305A Expired - Lifetime EP1151365B1 (de) 1998-11-18 1998-11-18 Schnelle spannungserzeugung auf dem chip für integrierte schaltungen niedriger leistung

Country Status (6)

Country Link
EP (1) EP1151365B1 (de)
JP (1) JP4394835B2 (de)
CN (1) CN1148621C (de)
DE (1) DE69823888T2 (de)
HK (1) HK1042954A1 (de)
WO (1) WO2000029919A1 (de)

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6646950B2 (en) * 2001-04-30 2003-11-11 Fujitsu Limited High speed decoder for flash memory
WO2004109711A1 (ja) * 2003-06-05 2004-12-16 Fujitsu Limited 冗長メモリのブースタ回路を有する半導体メモリ
CN1323434C (zh) * 2003-09-02 2007-06-27 台湾积体电路制造股份有限公司 整合闪存与高电压组件的制造方法
US7466620B2 (en) * 2006-01-04 2008-12-16 Baker Mohammad System and method for low power wordline logic for a memory
US7529117B2 (en) * 2007-03-07 2009-05-05 Taiwan Semiconductor Manufacturing Company, Ltd. Design solutions for integrated circuits with triple gate oxides
CN101620886B (zh) * 2008-07-02 2012-01-25 中芯国际集成电路制造(上海)有限公司 用于闪存器件的字线增压器
JP5808937B2 (ja) * 2011-04-20 2015-11-10 ラピスセミコンダクタ株式会社 半導体メモリの内部電源電圧生成回路及び内部電源電圧生成方法
CN108958639B (zh) * 2017-05-19 2021-07-06 华邦电子股份有限公司 快闪存储器存储装置
JP2021149999A (ja) * 2020-03-23 2021-09-27 キオクシア株式会社 半導体記憶装置

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0810720A2 (de) * 1996-05-28 1997-12-03 Oki Electric Industry Co., Ltd. Spannungserhöhungsschaltung und Betriebsverfahren dafür
US5708387A (en) * 1995-11-17 1998-01-13 Advanced Micro Devices, Inc. Fast 3-state booster-circuit

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR910004737B1 (ko) * 1988-12-19 1991-07-10 삼성전자 주식회사 백바이어스전압 발생회로
KR0172337B1 (ko) * 1995-11-13 1999-03-30 김광호 반도체 메모리장치의 내부승압전원 발생회로

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5708387A (en) * 1995-11-17 1998-01-13 Advanced Micro Devices, Inc. Fast 3-state booster-circuit
EP0810720A2 (de) * 1996-05-28 1997-12-03 Oki Electric Industry Co., Ltd. Spannungserhöhungsschaltung und Betriebsverfahren dafür

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of WO0029919A1 *

Also Published As

Publication number Publication date
WO2000029919A1 (en) 2000-05-25
EP1151365B1 (de) 2004-05-12
DE69823888D1 (de) 2004-06-17
HK1042954A1 (en) 2002-08-30
EP1151365A4 (de) 2002-01-30
CN1148621C (zh) 2004-05-05
CN1327552A (zh) 2001-12-19
JP4394835B2 (ja) 2010-01-06
JP2003517719A (ja) 2003-05-27
DE69823888T2 (de) 2004-10-21

Similar Documents

Publication Publication Date Title
US6255900B1 (en) Rapid on chip voltage generation for low power integrated circuits
US7088620B2 (en) Nonvolatile semiconductor memory device
US6492863B2 (en) Internal high voltage generation circuit capable of stably generating internal high voltage and circuit element therefor
US6041012A (en) Semiconductor integrated circuit device having a booster circuit and a storage device
US5696731A (en) Semiconductor memory device using internal voltage obtained by boosting supply voltage
US5995435A (en) Semiconductor memory device having controllable supplying capability of internal voltage
JPH07122998B2 (ja) 半導体メモリ素子の高電圧発生回路
US20070297238A1 (en) Voltage regulator for flash memory device
US6002630A (en) On chip voltage generation for low power integrated circuits
JPH06261538A (ja) 高電圧チャ−ジ・ポンプ
US20060077745A1 (en) Semiconductor device and method for boosting word line
JP6588116B2 (ja) レベルシフタ
EP1151365B1 (de) Schnelle spannungserzeugung auf dem chip für integrierte schaltungen niedriger leistung
US7576523B2 (en) Power supply circuit and semiconductor memory
KR100296005B1 (ko) 반도체장치
US5642313A (en) Voltage booster circuit for a memory device
JP4178205B2 (ja) メモリ装置のワード線信号をブーストするブーストシステムおよびブースト方法
JP2001014877A (ja) 電圧発生回路およびそれを備えた半導体記憶装置
JP4808988B2 (ja) チャージポンピング効率を維持する高電圧発生回路
US6865118B2 (en) Boosting circuit in semiconductor memory device
US5696461A (en) Power-on reset circuit
US6215332B1 (en) Semiconductor integrated circuit having power supply voltage detecting function
WO1999027537A1 (en) On chip voltage generation for low power integrated circuits
JP2001160295A (ja) 半導体集積回路
US6353350B1 (en) Pulse generator independent of supply voltage

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 20010601

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): DE FR GB IT

A4 Supplementary search report drawn up and despatched

Effective date: 20011217

AK Designated contracting states

Kind code of ref document: A4

Designated state(s): DE FR GB IT

RIC1 Information provided on ipc code assigned before grant

Free format text: 7G 05F 1/10 A, 7G 05F 3/02 B, 7H 01L 27/02 B, 7G 11C 5/14 B, 7G 05F 3/20 B, 7G 05F 1/46 B

17Q First examination report despatched

Effective date: 20020423

GRAP Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOSNIGR1

GRAS Grant fee paid

Free format text: ORIGINAL CODE: EPIDOSNIGR3

RAP1 Party data changed (applicant data changed or rights of an application transferred)

Owner name: MACRONIX INTERNATIONAL CO., LTD.

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): DE FR GB IT

REG Reference to a national code

Ref country code: GB

Ref legal event code: FG4D

REF Corresponds to:

Ref document number: 69823888

Country of ref document: DE

Date of ref document: 20040617

Kind code of ref document: P

ET Fr: translation filed
PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed

Effective date: 20050215

REG Reference to a national code

Ref country code: FR

Ref legal event code: PLFP

Year of fee payment: 18

REG Reference to a national code

Ref country code: FR

Ref legal event code: PLFP

Year of fee payment: 19

REG Reference to a national code

Ref country code: FR

Ref legal event code: PLFP

Year of fee payment: 20

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: DE

Payment date: 20171003

Year of fee payment: 20

Ref country code: FR

Payment date: 20171002

Year of fee payment: 20

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: IT

Payment date: 20171122

Year of fee payment: 20

Ref country code: GB

Payment date: 20171002

Year of fee payment: 20

REG Reference to a national code

Ref country code: DE

Ref legal event code: R071

Ref document number: 69823888

Country of ref document: DE

REG Reference to a national code

Ref country code: GB

Ref legal event code: PE20

Expiry date: 20181117

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF EXPIRATION OF PROTECTION

Effective date: 20181117