EP0778578A3 - Circuit intégré à mémoire synchrone à semi-conducteurs, méthode d'accès et système comprenant cette mémoire - Google Patents

Circuit intégré à mémoire synchrone à semi-conducteurs, méthode d'accès et système comprenant cette mémoire Download PDF

Info

Publication number
EP0778578A3
EP0778578A3 EP97101929A EP97101929A EP0778578A3 EP 0778578 A3 EP0778578 A3 EP 0778578A3 EP 97101929 A EP97101929 A EP 97101929A EP 97101929 A EP97101929 A EP 97101929A EP 0778578 A3 EP0778578 A3 EP 0778578A3
Authority
EP
European Patent Office
Prior art keywords
memory
accessing
integrated circuit
synchronous semiconductor
write
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
EP97101929A
Other languages
German (de)
English (en)
Other versions
EP0778578B1 (fr
EP0778578A2 (fr
Inventor
Roy Edward Harlin
Richard Arthur Herrington
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Panasonic Holdings Corp
Original Assignee
Matsushita Electric Industrial Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US07/277,637 external-priority patent/US5142637A/en
Priority claimed from US07/278,333 external-priority patent/US5148523A/en
Priority claimed from US07/277,687 external-priority patent/US5148524A/en
Application filed by Matsushita Electric Industrial Co Ltd filed Critical Matsushita Electric Industrial Co Ltd
Publication of EP0778578A2 publication Critical patent/EP0778578A2/fr
Publication of EP0778578A3 publication Critical patent/EP0778578A3/fr
Application granted granted Critical
Publication of EP0778578B1 publication Critical patent/EP0778578B1/fr
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/408Address circuits
    • G11C11/4082Address Buffers; level conversion circuits
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/36Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the display of a graphic pattern, e.g. using an all-points-addressable [APA] memory
    • G09G5/39Control of the bit-mapped memory
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1006Data managing, e.g. manipulating data before writing or reading out, data bus switches or control circuits therefor
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1015Read-write modes for single port memories, i.e. having either a random port or a serial port
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1072Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers for memories with random access ports synchronised on clock signal pulse trains, e.g. synchronous memories, self timed memories
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1075Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers for multiport memories each having random access ports and serial ports, e.g. video RAM
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/22Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management 
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2360/00Aspects of the architecture of display systems
    • G09G2360/12Frame memory handling
    • G09G2360/122Tiling
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2360/00Aspects of the architecture of display systems
    • G09G2360/12Frame memory handling
    • G09G2360/128Frame memory using a Synchronous Dynamic RAM [SDRAM]
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/36Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the display of a graphic pattern, e.g. using an all-points-addressable [APA] memory
    • G09G5/39Control of the bit-mapped memory
    • G09G5/393Arrangements for updating the contents of the bit-mapped memory
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/36Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators characterised by the display of a graphic pattern, e.g. using an all-points-addressable [APA] memory
    • G09G5/39Control of the bit-mapped memory
    • G09G5/395Arrangements specially adapted for transferring the contents of the bit-mapped memory to the screen

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Theoretical Computer Science (AREA)
  • Multimedia (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Dram (AREA)
  • Image Input (AREA)
  • Static Random-Access Memory (AREA)
  • Digital Computer Display Output (AREA)
  • Memory System (AREA)
  • Controls And Circuits For Display Device (AREA)
EP97101929A 1988-11-29 1989-11-29 Circuit intégré à mémoire synchrone à semi-conducteurs, méthode d'accès et système comprenant cette mémoire Expired - Lifetime EP0778578B1 (fr)

Applications Claiming Priority (8)

Application Number Priority Date Filing Date Title
US277687 1988-11-29
US278333 1988-11-29
US277637 1988-11-29
US07/277,637 US5142637A (en) 1988-11-29 1988-11-29 Dynamic video RAM incorporating single clock random port control
US07/278,333 US5148523A (en) 1988-11-29 1988-11-29 Dynamic video RAM incorporationg on chip line modification
US07/277,687 US5148524A (en) 1988-11-29 1988-11-29 Dynamic video RAM incorporating on chip vector/image mode line modification
EP19890122020 EP0371488B1 (fr) 1988-11-29 1989-11-29 Mémoire à accès aléatoire dynamique pour vidéo
EP94116991A EP0635817B1 (fr) 1988-11-29 1989-11-29 Mémoire dynamique synchrone

Related Parent Applications (3)

Application Number Title Priority Date Filing Date
EP94116991A Division EP0635817B1 (fr) 1988-11-29 1989-11-29 Mémoire dynamique synchrone
EP89122020.4 Division 1989-11-29
EP94116991.4 Division 1989-11-29

Publications (3)

Publication Number Publication Date
EP0778578A2 EP0778578A2 (fr) 1997-06-11
EP0778578A3 true EP0778578A3 (fr) 1998-02-18
EP0778578B1 EP0778578B1 (fr) 2003-01-15

Family

ID=27402922

Family Applications (9)

Application Number Title Priority Date Filing Date
EP97109202A Expired - Lifetime EP0798733B1 (fr) 1988-11-29 1989-11-29 Circuit intégré avec une mémoire synchrone à semi-conducteurs, méthode d'accès et système comprenant cette mémoire
EP97101926A Expired - Lifetime EP0778576B1 (fr) 1988-11-29 1989-11-29 Circuit intégré à mémoire synchrone à accès direct, méthode d'accès et système comprenant cette mémoire
EP94116990A Expired - Lifetime EP0635816B1 (fr) 1988-11-29 1989-11-29 Système avec une mémoire DRAM synchrone
EP94116991A Expired - Lifetime EP0635817B1 (fr) 1988-11-29 1989-11-29 Mémoire dynamique synchrone
EP97101930A Expired - Lifetime EP0778579B1 (fr) 1988-11-29 1989-11-29 Circuit integré de mémoire dynamique synchrone, méthode d'accès d'une telle mémoire et système comprenant une telle mémoire
EP97101927A Expired - Lifetime EP0778577B1 (fr) 1988-11-29 1989-11-29 Circuit intégré à mémoire synchrone à semi-conducteurs, méthode d'accès et système comprenant cette mémoire
EP97109208A Expired - Lifetime EP0798734B1 (fr) 1988-11-29 1989-11-29 Circuit intégré avec une mémoire synchrone à semi-conducteurs, méthode d'accès et système comprenant cette mémoire
EP97101929A Expired - Lifetime EP0778578B1 (fr) 1988-11-29 1989-11-29 Circuit intégré à mémoire synchrone à semi-conducteurs, méthode d'accès et système comprenant cette mémoire
EP19890122020 Expired - Lifetime EP0371488B1 (fr) 1988-11-29 1989-11-29 Mémoire à accès aléatoire dynamique pour vidéo

Family Applications Before (7)

Application Number Title Priority Date Filing Date
EP97109202A Expired - Lifetime EP0798733B1 (fr) 1988-11-29 1989-11-29 Circuit intégré avec une mémoire synchrone à semi-conducteurs, méthode d'accès et système comprenant cette mémoire
EP97101926A Expired - Lifetime EP0778576B1 (fr) 1988-11-29 1989-11-29 Circuit intégré à mémoire synchrone à accès direct, méthode d'accès et système comprenant cette mémoire
EP94116990A Expired - Lifetime EP0635816B1 (fr) 1988-11-29 1989-11-29 Système avec une mémoire DRAM synchrone
EP94116991A Expired - Lifetime EP0635817B1 (fr) 1988-11-29 1989-11-29 Mémoire dynamique synchrone
EP97101930A Expired - Lifetime EP0778579B1 (fr) 1988-11-29 1989-11-29 Circuit integré de mémoire dynamique synchrone, méthode d'accès d'une telle mémoire et système comprenant une telle mémoire
EP97101927A Expired - Lifetime EP0778577B1 (fr) 1988-11-29 1989-11-29 Circuit intégré à mémoire synchrone à semi-conducteurs, méthode d'accès et système comprenant cette mémoire
EP97109208A Expired - Lifetime EP0798734B1 (fr) 1988-11-29 1989-11-29 Circuit intégré avec une mémoire synchrone à semi-conducteurs, méthode d'accès et système comprenant cette mémoire

Family Applications After (1)

Application Number Title Priority Date Filing Date
EP19890122020 Expired - Lifetime EP0371488B1 (fr) 1988-11-29 1989-11-29 Mémoire à accès aléatoire dynamique pour vidéo

Country Status (3)

Country Link
EP (9) EP0798733B1 (fr)
JP (6) JP2557113B2 (fr)
DE (9) DE68929451T2 (fr)

Families Citing this family (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2740063B2 (ja) * 1990-10-15 1998-04-15 株式会社東芝 半導体記憶装置
US6249481B1 (en) 1991-10-15 2001-06-19 Kabushiki Kaisha Toshiba Semiconductor memory device
EP0487819B1 (fr) * 1990-10-31 1997-03-05 International Business Machines Corporation Vidéo RAM à initialisation et réécriture alignées rapides
NL194254C (nl) * 1992-02-18 2001-10-02 Evert Hans Van De Waal Jr Inrichting voor het converteren en/of integreren van beeldsignalen.
US6310821B1 (en) 1998-07-10 2001-10-30 Kabushiki Kaisha Toshiba Clock-synchronous semiconductor memory device and access method thereof
JP2774752B2 (ja) * 1992-03-19 1998-07-09 株式会社東芝 クロック同期型半導体記憶装置およびそのアクセス方法
DE69325119T2 (de) * 1992-03-19 1999-11-04 Kabushiki Kaisha Toshiba, Kawasaki Taktsynchronisierter Halbleiterspeicheranordnung und Zugriffsverfahren
JP2947664B2 (ja) * 1992-03-30 1999-09-13 株式会社東芝 画像専用半導体記憶装置
US6009234A (en) 1995-04-14 1999-12-28 Kabushiki Kaisha Toshiba Method of reproducing information
JP4236713B2 (ja) * 1997-07-30 2009-03-11 ソニー株式会社 記憶装置およびアクセス方法
JP4162348B2 (ja) * 2000-02-04 2008-10-08 株式会社東芝 メモリ混載画像処理用lsiおよび画像処理装置
KR100921683B1 (ko) * 2007-12-17 2009-10-15 한국전자통신연구원 키-값 데이터 모델을 위한 메모리 페이지 내 데이터저장방법
KR101226394B1 (ko) 2008-06-30 2013-01-24 후지쯔 세미컨덕터 가부시키가이샤 메모리 장치
US8074040B2 (en) * 2008-09-23 2011-12-06 Mediatek Inc. Flash device and method for improving performance of flash device
KR20160132243A (ko) * 2015-05-08 2016-11-17 에스케이하이닉스 주식회사 반도체 메모리 장치

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4546451A (en) * 1982-02-12 1985-10-08 Metheus Corporation Raster graphics display refresh memory architecture offering rapid access speed
JPS61288240A (ja) * 1985-06-17 1986-12-18 Hitachi Ltd 半導体記憶装置
US4712190A (en) * 1985-01-25 1987-12-08 Digital Equipment Corporation Self-timed random access memory chip
DE3628286A1 (de) * 1986-08-20 1988-02-25 Staerk Juergen Dipl Ing Dipl I Prozessor mit integriertem speicher

Family Cites Families (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS50102236A (fr) * 1974-01-07 1975-08-13
US3996559A (en) * 1974-11-07 1976-12-07 International Business Machines Corporation Method and apparatus for accessing horizontal sequences, vertical sequences and regularly spaced rectangular subarrays from an array stored in a modified word organized random access memory system
DE3015125A1 (de) * 1980-04-19 1981-10-22 Ibm Deutschland Gmbh, 7000 Stuttgart Einrichtung zur speicherung und darstellung graphischer information
WO1984003970A1 (fr) * 1983-03-30 1984-10-11 Siemens Ag Memoire associative hybride et procede de recherche et de tri des donnees qui y sont contenues
JPS60113396A (ja) * 1983-11-25 1985-06-19 Toshiba Corp メモリlsi
US4663735A (en) * 1983-12-30 1987-05-05 Texas Instruments Incorporated Random/serial access mode selection circuit for a video memory system
JPS6198441A (ja) * 1984-10-19 1986-05-16 Fujitsu Ltd 半導体集積回路
US4755810A (en) * 1985-04-05 1988-07-05 Tektronix, Inc. Frame buffer memory
JP2575090B2 (ja) * 1985-06-17 1997-01-22 株式会社日立製作所 半導体記憶装置
JPS62223891A (ja) * 1986-03-26 1987-10-01 Hitachi Ltd 半導体記憶装置
JPS6334795A (ja) * 1986-07-29 1988-02-15 Mitsubishi Electric Corp 半導体記憶装置
US4870619A (en) * 1986-10-14 1989-09-26 Monolithic Systems Corp. Memory chip array with inverting and non-inverting address drivers
JPS63123142A (ja) * 1986-11-12 1988-05-26 Nec Corp 半導体記憶装置
US5226147A (en) * 1987-11-06 1993-07-06 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device for simple cache system
JP2593322B2 (ja) * 1987-11-06 1997-03-26 三菱電機株式会社 半導体記憶装置
JP3992757B2 (ja) * 1991-04-23 2007-10-17 テキサス インスツルメンツ インコーポレイテツド マイクロプロセッサと同期するメモリ、及びデータプロセッサ、同期メモリ、周辺装置とシステムクロックを含むシステム

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4546451A (en) * 1982-02-12 1985-10-08 Metheus Corporation Raster graphics display refresh memory architecture offering rapid access speed
US4712190A (en) * 1985-01-25 1987-12-08 Digital Equipment Corporation Self-timed random access memory chip
JPS61288240A (ja) * 1985-06-17 1986-12-18 Hitachi Ltd 半導体記憶装置
US4933900A (en) * 1985-06-17 1990-06-12 Hitachi, Ltd. Semiconductor memory device having arithmetic means
DE3628286A1 (de) * 1986-08-20 1988-02-25 Staerk Juergen Dipl Ing Dipl I Prozessor mit integriertem speicher

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
MASAYOSHI NAKANE ET AL: "VIDEO RAM CHIPS DESIGNED FOR COMPUTER GRAPHICS", JEE JOURNAL OF ELECTRONIC ENGINEERING, vol. 24, no. 251, 1 November 1987 (1987-11-01), pages 28 - 31, XP000111482 *

Also Published As

Publication number Publication date
DE68929514T2 (de) 2004-12-30
EP0635817A3 (fr) 1995-05-17
EP0635817B1 (fr) 1998-10-21
EP0778576A3 (fr) 1998-03-18
DE68929195D1 (de) 2000-05-18
DE68925569D1 (de) 1996-03-14
DE68929514D1 (de) 2004-03-25
EP0635816A2 (fr) 1995-01-25
DE68929485T2 (de) 2004-07-29
JP2557113B2 (ja) 1996-11-27
JPH07325752A (ja) 1995-12-12
EP0778577A2 (fr) 1997-06-11
EP0778577A3 (fr) 1998-02-18
JPH02250132A (ja) 1990-10-05
EP0798734A3 (fr) 1998-02-18
DE68929451D1 (de) 2003-02-20
EP0798733A3 (fr) 1998-02-18
EP0778576A2 (fr) 1997-06-11
EP0778579A3 (fr) 1998-02-18
JP2642899B2 (ja) 1997-08-20
EP0778579A2 (fr) 1997-06-11
DE68928840T2 (de) 1999-04-01
JPH07287978A (ja) 1995-10-31
JPH07271970A (ja) 1995-10-20
JP2593060B2 (ja) 1997-03-19
EP0635817A2 (fr) 1995-01-25
EP0778576B1 (fr) 2000-04-12
DE68928839T2 (de) 1999-04-01
EP0371488A3 (fr) 1992-08-12
EP0798734A2 (fr) 1997-10-01
EP0778577B1 (fr) 2002-06-12
DE68929195T2 (de) 2000-12-21
EP0798734B1 (fr) 2004-02-18
DE68928840D1 (de) 1998-11-26
EP0635816B1 (fr) 1998-10-21
EP0778578B1 (fr) 2003-01-15
DE68929482T2 (de) 2004-06-24
DE68925569T2 (de) 1996-08-08
EP0798733A2 (fr) 1997-10-01
DE68929407T2 (de) 2003-01-16
DE68929451T2 (de) 2003-06-05
JPH07271657A (ja) 1995-10-20
EP0371488B1 (fr) 1996-01-31
EP0635816A3 (fr) 1995-05-17
EP0778578A2 (fr) 1997-06-11
EP0798733B1 (fr) 2003-08-13
JPH087565A (ja) 1996-01-12
DE68929485D1 (de) 2003-11-06
DE68929407D1 (de) 2002-07-18
EP0371488A2 (fr) 1990-06-06
DE68929482D1 (de) 2003-09-18
EP0778579B1 (fr) 2003-10-01
DE68928839D1 (de) 1998-11-26
JP2604568B2 (ja) 1997-04-30
JP2940809B2 (ja) 1999-08-25

Similar Documents

Publication Publication Date Title
EP0778578A3 (fr) Circuit intégré à mémoire synchrone à semi-conducteurs, méthode d'accès et système comprenant cette mémoire
EP0370178A3 (fr) Méthode et système pour transformation topographique de données pour un système de traitement de données à mémoire virtuelle
WO1998052153A3 (fr) Carte a circuit integre avec fonction interpreteur
EP0389202A3 (fr) Mémoire dynamique à accès oléatoire ayant une commande de ligne de mot modifiée
MY116707A (en) Coprocessor data access control
EP0384673A3 (fr) Dispositifs de mémoire
DE69333319D1 (de) Datenverarbeitungssystem mit synchronem, dynamischem Speicher in integrierter Schaltkreistechnik
EP1215678A3 (fr) Mémoire à semiconducteurs et méthode d'accès mémoire
EP0245055A3 (fr) Circuits de mémoires électroniques intégrées
EP0962937A3 (fr) Mémoire de circuit intégré à semi-conducteur et méthode de commande de bus
EP0365023A3 (fr) Circuit de commande d'adresse pour une mémoire de données, utilisée dans un circuit de délai de signal
KR850008567A (ko) 반도체 집적회로
TW373401B (en) Image signal processing circuit
JPH0684346A (ja) レジスタ制御回路
EP1262988A3 (fr) Méthode et système d'accès à mémoire encastrée pour des circuits intégrés à application spécifique
TW228580B (en) Information processing system and method of operation
US4056809A (en) Fast table lookup apparatus for reading memory
JPS5326632A (en) Common memory control unit
JPS6448175A (en) Address control method for picture memory
EP0768763A3 (fr) Décodeur à longueur variable utilisant une mémoire
JPS5515520A (en) Automatic micro cash control system
JP2968636B2 (ja) マイクロコンピュータ
JPS5562594A (en) Memory device using defective memory element
EP0358224A3 (fr) Dispositif de disque à semi-conducteurs utile dans un système de traitement de transaction
JPS55119753A (en) Information input method in electronic computer system

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 19970206

AC Divisional application: reference to earlier application

Ref document number: 635817

Country of ref document: EP

AK Designated contracting states

Kind code of ref document: A2

Designated state(s): DE FR GB

RIN1 Information on inventor provided before grant (corrected)

Inventor name: HERRINGTON, RICHARD ARTHUR

Inventor name: HARLIN, ROY EDWARD

PUAL Search report despatched

Free format text: ORIGINAL CODE: 0009013

AK Designated contracting states

Kind code of ref document: A3

Designated state(s): DE FR GB

17Q First examination report despatched

Effective date: 19990929

GRAG Despatch of communication of intention to grant

Free format text: ORIGINAL CODE: EPIDOS AGRA

GRAG Despatch of communication of intention to grant

Free format text: ORIGINAL CODE: EPIDOS AGRA

GRAH Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOS IGRA

GRAH Despatch of communication of intention to grant a patent

Free format text: ORIGINAL CODE: EPIDOS IGRA

GRAA (expected) grant

Free format text: ORIGINAL CODE: 0009210

AC Divisional application: reference to earlier application

Ref document number: 635817

Country of ref document: EP

Ref document number: 371488

Country of ref document: EP

AK Designated contracting states

Kind code of ref document: B1

Designated state(s): DE FR GB

REG Reference to a national code

Ref country code: GB

Ref legal event code: FG4D

REF Corresponds to:

Ref document number: 68929451

Country of ref document: DE

Date of ref document: 20030220

Kind code of ref document: P

ET Fr: translation filed
PLBE No opposition filed within time limit

Free format text: ORIGINAL CODE: 0009261

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT

26N No opposition filed

Effective date: 20031016

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: DE

Payment date: 20081127

Year of fee payment: 20

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: FR

Payment date: 20081112

Year of fee payment: 20

PGFP Annual fee paid to national office [announced via postgrant information from national office to epo]

Ref country code: GB

Payment date: 20081126

Year of fee payment: 20

REG Reference to a national code

Ref country code: GB

Ref legal event code: PE20

Expiry date: 20091128

PG25 Lapsed in a contracting state [announced via postgrant information from national office to epo]

Ref country code: GB

Free format text: LAPSE BECAUSE OF EXPIRATION OF PROTECTION

Effective date: 20091128