DE69528242D1 - Halbleiterspeicheranordnung - Google Patents
HalbleiterspeicheranordnungInfo
- Publication number
- DE69528242D1 DE69528242D1 DE69528242T DE69528242T DE69528242D1 DE 69528242 D1 DE69528242 D1 DE 69528242D1 DE 69528242 T DE69528242 T DE 69528242T DE 69528242 T DE69528242 T DE 69528242T DE 69528242 D1 DE69528242 D1 DE 69528242D1
- Authority
- DE
- Germany
- Prior art keywords
- memory device
- semiconductor memory
- semiconductor
- memory
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/41—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger
- G11C11/413—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction
- G11C11/417—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing, timing or power reduction for memory cells of the field-effect type
- G11C11/419—Read-write [R-W] circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4096—Input/output [I/O] data management or control circuits, e.g. reading or writing circuits, I/O drivers or bit-line switches
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/14—Power supply arrangements, e.g. power down, chip selection or deselection, layout of wirings or power grids, or multiple supply levels
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1048—Data bus control circuits, e.g. precharging, presetting, equalising
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/10—Decoders
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Databases & Information Systems (AREA)
- Power Engineering (AREA)
- Dram (AREA)
- Static Random-Access Memory (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP31180694A JP3181479B2 (ja) | 1994-12-15 | 1994-12-15 | 半導体記憶装置 |
Publications (2)
Publication Number | Publication Date |
---|---|
DE69528242D1 true DE69528242D1 (de) | 2002-10-24 |
DE69528242T2 DE69528242T2 (de) | 2003-06-12 |
Family
ID=18021660
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE69528242T Expired - Lifetime DE69528242T2 (de) | 1994-12-15 | 1995-12-13 | Halbleiterspeicheranordnung |
Country Status (6)
Country | Link |
---|---|
US (3) | US5699316A (de) |
EP (1) | EP0717412B1 (de) |
JP (1) | JP3181479B2 (de) |
KR (1) | KR100342595B1 (de) |
DE (1) | DE69528242T2 (de) |
TW (1) | TW280911B (de) |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3277192B2 (ja) * | 1996-12-27 | 2002-04-22 | 富士通株式会社 | 半導体装置 |
JPWO2004042821A1 (ja) | 2002-11-08 | 2006-03-09 | 株式会社日立製作所 | 半導体記憶装置 |
JP4186768B2 (ja) * | 2003-09-16 | 2008-11-26 | 沖電気工業株式会社 | マルチポート半導体メモリ |
KR100687866B1 (ko) * | 2004-04-13 | 2007-02-27 | 주식회사 하이닉스반도체 | 메모리장치의 데이터 입출력 장치 |
US11360704B2 (en) | 2018-12-21 | 2022-06-14 | Micron Technology, Inc. | Multiplexed signal development in a memory device |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2891504B2 (ja) * | 1990-03-13 | 1999-05-17 | 三菱電機株式会社 | マルチポートメモリ |
JP2550743B2 (ja) * | 1990-03-27 | 1996-11-06 | 日本電気株式会社 | 半導体メモリ回路 |
US5267197A (en) * | 1990-12-13 | 1993-11-30 | Sgs-Thomson Microelectronics, Inc. | Read/write memory having an improved write driver |
US5295102A (en) * | 1992-01-31 | 1994-03-15 | Sgs-Thomson Microelectronics, Inc. | Semiconductor memory with improved redundant sense amplifier control |
JP3476231B2 (ja) * | 1993-01-29 | 2003-12-10 | 三菱電機エンジニアリング株式会社 | 同期型半導体記憶装置および半導体記憶装置 |
JPH07130166A (ja) * | 1993-09-13 | 1995-05-19 | Mitsubishi Electric Corp | 半導体記憶装置および同期型半導体記憶装置 |
US5619456A (en) * | 1996-01-19 | 1997-04-08 | Sgs-Thomson Microelectronics, Inc. | Synchronous output circuit |
-
1994
- 1994-12-15 JP JP31180694A patent/JP3181479B2/ja not_active Expired - Lifetime
-
1995
- 1995-10-05 TW TW084110472A patent/TW280911B/zh not_active IP Right Cessation
- 1995-10-12 US US08/542,221 patent/US5699316A/en not_active Expired - Lifetime
- 1995-12-13 EP EP95309078A patent/EP0717412B1/de not_active Expired - Lifetime
- 1995-12-13 DE DE69528242T patent/DE69528242T2/de not_active Expired - Lifetime
- 1995-12-14 KR KR1019950050113A patent/KR100342595B1/ko not_active IP Right Cessation
-
1997
- 1997-04-03 US US08/833,046 patent/US5818787A/en not_active Expired - Lifetime
- 1997-04-03 US US08/833,045 patent/US5768210A/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
DE69528242T2 (de) | 2003-06-12 |
EP0717412B1 (de) | 2002-09-18 |
US5818787A (en) | 1998-10-06 |
US5699316A (en) | 1997-12-16 |
EP0717412A3 (de) | 1997-05-28 |
KR100342595B1 (ko) | 2002-11-29 |
EP0717412A2 (de) | 1996-06-19 |
US5768210A (en) | 1998-06-16 |
JP3181479B2 (ja) | 2001-07-03 |
JPH08167287A (ja) | 1996-06-25 |
KR960025720A (ko) | 1996-07-20 |
TW280911B (de) | 1996-07-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE69526460D1 (de) | Halbleiterspeicheranordnung | |
DE69521159T2 (de) | Halbleiterspeicheranordnung | |
DE69623832T2 (de) | Halbleiterspeicheranordnung | |
DE69430683D1 (de) | Halbleiterspeicheranordnung | |
DE69623376T2 (de) | Halbleiterspeicheranordnung | |
DE69422901D1 (de) | Halbleiterspeicheranordnung | |
DE69615783T2 (de) | Halbleiterspeicheranordnung | |
DE69512700T2 (de) | Halbleiterspeicheranordnung | |
DE69629068D1 (de) | Halbleiterspeicheranordnung | |
DE69617391D1 (de) | Halbleiterspeicheranordnung | |
DE69427443T2 (de) | Halbleiterspeicheranordnung | |
DE69432882D1 (de) | Halbleiterspeicheranordnung | |
DE69525583T2 (de) | Halbleiterspeicheranordnung | |
DE69624297D1 (de) | Halbleiterspeicheranordnung | |
DE69731015D1 (de) | Halbleiterspeicheranordnung | |
DE69530266T2 (de) | Halbleiterspeicheranordnung | |
DE69430944D1 (de) | Halbleiterspeicheranordnung | |
DE69823427D1 (de) | Halbleiterspeicheranordnung | |
DE69534964D1 (de) | Halbleiterspeicheranordnung | |
DE69721210D1 (de) | Halbleiterspeicheranordnung | |
DE69521066T2 (de) | Halbleiterspeicheranordnung | |
DE69728312D1 (de) | Halbleiterspeicheranordnung | |
DE69528242T2 (de) | Halbleiterspeicheranordnung | |
DE69637074D1 (de) | Halbleiterspeicheranordnung | |
DE69724178D1 (de) | Halbleiterspeicheranordnung |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition | ||
8327 | Change in the person/name/address of the patent owner |
Owner name: OKI SEMICONDUCTOR CO.,LTD., TOKYO, JP |