US5498990A
(en)
*
|
1991-11-05 |
1996-03-12 |
Monolithic System Technology, Inc. |
Reduced CMOS-swing clamping circuit for bus lines
|
WO1994003901A1
(en)
*
|
1992-08-10 |
1994-02-17 |
Monolithic System Technology, Inc. |
Fault-tolerant, high-speed bus system and bus interface for wafer-scale integration
|
JPH07131471A
(ja)
*
|
1993-03-19 |
1995-05-19 |
Hitachi Ltd |
信号伝送方法と信号伝送回路及びそれを用いた情報処理システム
|
US5818884A
(en)
*
|
1993-10-26 |
1998-10-06 |
General Datacomm, Inc. |
High speed synchronous digital data bus system having unterminated data and clock buses
|
US5721875A
(en)
*
|
1993-11-12 |
1998-02-24 |
Intel Corporation |
I/O transceiver having a pulsed latch receiver circuit
|
JP2882266B2
(ja)
*
|
1993-12-28 |
1999-04-12 |
株式会社日立製作所 |
信号伝送装置及び回路ブロック
|
US5655113A
(en)
*
|
1994-07-05 |
1997-08-05 |
Monolithic System Technology, Inc. |
Resynchronization circuit for a memory system and method of operating same
|
GB9414331D0
(en)
*
|
1994-07-15 |
1994-09-07 |
Thomson Consumer Electronics |
Combined I*C and IM bus architecture
|
US6262277B1
(en)
|
1994-09-13 |
2001-07-17 |
G.D. Searle And Company |
Intermediates and processes for the preparation of benzothiepines having activity as inhibitors of ileal bile acid transport and taurocholate uptake
|
US5483188A
(en)
*
|
1994-09-27 |
1996-01-09 |
Intel Corporation |
Gil edge rate control circuit
|
DE69525261T2
(de)
*
|
1994-11-10 |
2002-10-10 |
Brooktree Corp., San Diego |
System und verfahren zur erzeugung von video- und synchronisationsdaten in einem rechnersystem
|
US5732279A
(en)
*
|
1994-11-10 |
1998-03-24 |
Brooktree Corporation |
System and method for command processing or emulation in a computer system using interrupts, such as emulation of DMA commands using burst mode data transfer for sound or the like
|
US5808487A
(en)
*
|
1994-11-30 |
1998-09-15 |
Hitachi Micro Systems, Inc. |
Multi-directional small signal transceiver/repeater
|
JPH08278916A
(ja)
*
|
1994-11-30 |
1996-10-22 |
Hitachi Ltd |
マルチチャネルメモリシステム、転送情報同期化方法及び信号転送回路
|
US5578943A
(en)
*
|
1995-01-05 |
1996-11-26 |
Bell-Northern Research Ltd. |
Signal transmitter and apparatus incorporating same
|
US5926032A
(en)
*
|
1995-08-14 |
1999-07-20 |
Compaq Computer Corporation |
Accommodating components
|
JPH0981289A
(ja)
*
|
1995-09-20 |
1997-03-28 |
Fujitsu Ltd |
データ伝送方式及びデータ伝送回路
|
US6470405B2
(en)
*
|
1995-10-19 |
2002-10-22 |
Rambus Inc. |
Protocol for communication with dynamic memory
|
US5760620A
(en)
*
|
1996-04-22 |
1998-06-02 |
Quantum Effect Design, Inc. |
CMOS limited-voltage-swing clock driver for reduced power driving high-frequency clocks
|
US5994926A
(en)
*
|
1996-04-29 |
1999-11-30 |
Texas Instruments Incorporated |
Circuit and method for programmably changing the transconductance of a transconductor circuit
|
US5764925A
(en)
*
|
1996-06-27 |
1998-06-09 |
Compaq Computer Corporation |
Multiple long bus architecture having a non-terminal termination arrangement
|
JP3712476B2
(ja)
*
|
1996-10-02 |
2005-11-02 |
富士通株式会社 |
信号伝送システム及び半導体装置
|
US5872736A
(en)
*
|
1996-10-28 |
1999-02-16 |
Micron Technology, Inc. |
High speed input buffer
|
US5917758A
(en)
|
1996-11-04 |
1999-06-29 |
Micron Technology, Inc. |
Adjustable output driver circuit
|
US5949254A
(en)
*
|
1996-11-26 |
1999-09-07 |
Micron Technology, Inc. |
Adjustable output driver circuit
|
US6115318A
(en)
*
|
1996-12-03 |
2000-09-05 |
Micron Technology, Inc. |
Clock vernier adjustment
|
US5923611A
(en)
*
|
1996-12-20 |
1999-07-13 |
Micron Technology, Inc. |
Memory having a plurality of external clock signal inputs
|
US5838177A
(en)
*
|
1997-01-06 |
1998-11-17 |
Micron Technology, Inc. |
Adjustable output driver circuit having parallel pull-up and pull-down elements
|
US5920518A
(en)
*
|
1997-02-11 |
1999-07-06 |
Micron Technology, Inc. |
Synchronous clock generator including delay-locked loop
|
US6912680B1
(en)
|
1997-02-11 |
2005-06-28 |
Micron Technology, Inc. |
Memory system with dynamic timing correction
|
US5940608A
(en)
*
|
1997-02-11 |
1999-08-17 |
Micron Technology, Inc. |
Method and apparatus for generating an internal clock signal that is synchronized to an external clock signal
|
US5977798A
(en)
*
|
1997-02-28 |
1999-11-02 |
Rambus Incorporated |
Low-latency small-swing clocked receiver
|
US5946244A
(en)
|
1997-03-05 |
1999-08-31 |
Micron Technology, Inc. |
Delay-locked loop with binary-coupled capacitor
|
US5844913A
(en)
*
|
1997-04-04 |
1998-12-01 |
Hewlett-Packard Company |
Current mode interface circuitry for an IC test device
|
US6266379B1
(en)
|
1997-06-20 |
2001-07-24 |
Massachusetts Institute Of Technology |
Digital transmitter with equalization
|
US6173432B1
(en)
|
1997-06-20 |
2001-01-09 |
Micron Technology, Inc. |
Method and apparatus for generating a sequence of clock signals
|
US5953284A
(en)
*
|
1997-07-09 |
1999-09-14 |
Micron Technology, Inc. |
Method and apparatus for adaptively adjusting the timing of a clock signal used to latch digital signals, and memory device using same
|
US6018260A
(en)
*
|
1997-08-06 |
2000-01-25 |
Lucent Technologies Inc. |
High-speed clock-enabled latch circuit
|
US6011732A
(en)
*
|
1997-08-20 |
2000-01-04 |
Micron Technology, Inc. |
Synchronous clock generator including a compound delay-locked loop
|
US5926047A
(en)
*
|
1997-08-29 |
1999-07-20 |
Micron Technology, Inc. |
Synchronous clock generator including a delay-locked loop signal loss detector
|
US6101197A
(en)
|
1997-09-18 |
2000-08-08 |
Micron Technology, Inc. |
Method and apparatus for adjusting the timing of signals over fine and coarse ranges
|
US5917340A
(en)
*
|
1997-10-08 |
1999-06-29 |
Pericom Semiconductor Corp. |
Twisted-pair driver with staggered differential drivers and glitch free binary to multi level transmit encoder
|
US5963053A
(en)
*
|
1997-10-09 |
1999-10-05 |
Pericom Semiconductor Corp. |
Self-biasing CMOS PECL receiver with wide common-mode range and multi-level-transmit to binary decoder
|
JP3488612B2
(ja)
*
|
1997-12-11 |
2004-01-19 |
株式会社東芝 |
センス増幅回路
|
US6184714B1
(en)
|
1998-02-25 |
2001-02-06 |
Vanguard International Semiconductor Corporation |
Multiple-bit, current mode data bus
|
US6269451B1
(en)
|
1998-02-27 |
2001-07-31 |
Micron Technology, Inc. |
Method and apparatus for adjusting data timing by delaying clock signal
|
US6327205B1
(en)
|
1998-03-16 |
2001-12-04 |
Jazio, Inc. |
Signal latching of high bandwidth DRAM arrays when skew between different components is higher than signal rate
|
US6160423A
(en)
*
|
1998-03-16 |
2000-12-12 |
Jazio, Inc. |
High speed source synchronous signaling for interfacing VLSI CMOS circuits to transmission lines
|
EP1064767B8
(de)
|
1998-03-16 |
2007-06-27 |
Jazio Inc. |
Hochgeschwindigkeitssignalisierung zur schnittstellenbildung von vlsi cmos-schaltungsanordnungen
|
US6195395B1
(en)
*
|
1998-03-18 |
2001-02-27 |
Intel Corporation |
Multi-agent pseudo-differential signaling scheme
|
US6216185B1
(en)
|
1998-05-01 |
2001-04-10 |
Acqis Technology, Inc. |
Personal computer peripheral console with attached computer module
|
US6345330B2
(en)
|
1998-05-01 |
2002-02-05 |
Acqis Technology, Inc. |
Communication channel and interface devices for bridging computer interface buses
|
US6016282A
(en)
*
|
1998-05-28 |
2000-01-18 |
Micron Technology, Inc. |
Clock vernier adjustment
|
US6453377B1
(en)
*
|
1998-06-16 |
2002-09-17 |
Micron Technology, Inc. |
Computer including optical interconnect, memory unit, and method of assembling a computer
|
US6510503B2
(en)
*
|
1998-07-27 |
2003-01-21 |
Mosaid Technologies Incorporated |
High bandwidth memory interface
|
US6338127B1
(en)
|
1998-08-28 |
2002-01-08 |
Micron Technology, Inc. |
Method and apparatus for resynchronizing a plurality of clock signals used to latch respective digital signals, and memory device using same
|
US6279090B1
(en)
|
1998-09-03 |
2001-08-21 |
Micron Technology, Inc. |
Method and apparatus for resynchronizing a plurality of clock signals used in latching respective digital signals applied to a packetized memory device
|
US6349399B1
(en)
|
1998-09-03 |
2002-02-19 |
Micron Technology, Inc. |
Method and apparatus for generating expect data from a captured bit pattern, and memory device using same
|
US6029250A
(en)
*
|
1998-09-09 |
2000-02-22 |
Micron Technology, Inc. |
Method and apparatus for adaptively adjusting the timing offset between a clock signal and digital signals transmitted coincident with that clock signal, and memory device and system using same
|
JP2000090683A
(ja)
*
|
1998-09-11 |
2000-03-31 |
Internatl Business Mach Corp <Ibm> |
センスアンプ回路
|
US6321335B1
(en)
|
1998-10-30 |
2001-11-20 |
Acqis Technology, Inc. |
Password protected modular computer method and device
|
US6278740B1
(en)
|
1998-11-19 |
2001-08-21 |
Gates Technology |
Multi-bit (2i+2)-wire differential coding of digital signals using differential comparators and majority logic
|
US6430696B1
(en)
|
1998-11-30 |
2002-08-06 |
Micron Technology, Inc. |
Method and apparatus for high speed data capture utilizing bit-to-bit timing correction, and memory device using same
|
US6184717B1
(en)
*
|
1998-12-09 |
2001-02-06 |
Nortel Networks Limited |
Digital signal transmitter and receiver using source based reference logic levels
|
US6374360B1
(en)
|
1998-12-11 |
2002-04-16 |
Micron Technology, Inc. |
Method and apparatus for bit-to-bit timing correction of a high speed memory bus
|
CA2263061C
(en)
*
|
1999-02-26 |
2011-01-25 |
Ki-Jun Lee |
Dual control analog delay element
|
US6470060B1
(en)
|
1999-03-01 |
2002-10-22 |
Micron Technology, Inc. |
Method and apparatus for generating a phase dependent control signal
|
US6426984B1
(en)
*
|
1999-05-07 |
2002-07-30 |
Rambus Incorporated |
Apparatus and method for reducing clock signal phase skew in a master-slave system with multiple latent clock cycles
|
US6718415B1
(en)
|
1999-05-14 |
2004-04-06 |
Acqis Technology, Inc. |
Computer system and method including console housing multiple computer modules having independent processing units, mass storage devices, and graphics controllers
|
US6643777B1
(en)
|
1999-05-14 |
2003-11-04 |
Acquis Technology, Inc. |
Data security method and device for computer modules
|
US6646953B1
(en)
|
2000-07-06 |
2003-11-11 |
Rambus Inc. |
Single-clock, strobeless signaling system
|
US6643787B1
(en)
|
1999-10-19 |
2003-11-04 |
Rambus Inc. |
Bus system optimization
|
JP3481176B2
(ja)
*
|
1999-11-16 |
2003-12-22 |
松下電器産業株式会社 |
信号伝送回路
|
US20020070782A1
(en)
|
1999-12-13 |
2002-06-13 |
Afghahi Morteza Cyrus |
High speed flip-flop
|
US6557065B1
(en)
|
1999-12-20 |
2003-04-29 |
Intel Corporation |
CPU expandability bus
|
US6453422B1
(en)
|
1999-12-23 |
2002-09-17 |
Intel Corporation |
Reference voltage distribution for multiload i/o systems
|
US6392448B1
(en)
|
2000-02-03 |
2002-05-21 |
Teradyne, Inc. |
Common-mode detection circuit with cross-coupled compensation
|
US6300804B1
(en)
|
2000-02-09 |
2001-10-09 |
Teradyne, Inc. |
Differential comparator with dispersion reduction circuitry
|
US6963941B1
(en)
|
2000-05-31 |
2005-11-08 |
Micron Technology, Inc. |
High speed bus topology for expandable systems
|
US6384637B1
(en)
|
2000-06-06 |
2002-05-07 |
Rambus |
Differential amplifier with selectable hysteresis and buffered filter
|
US6791555B1
(en)
|
2000-06-23 |
2004-09-14 |
Micron Technology, Inc. |
Apparatus and method for distributed memory control in a graphics processing system
|
US6573772B1
(en)
|
2000-06-30 |
2003-06-03 |
Intel Corporation |
Method and apparatus for locking self-timed pulsed clock
|
US6606675B1
(en)
|
2000-07-20 |
2003-08-12 |
Rambus, Inc. |
Clock synchronization in systems with multi-channel high-speed bus subsystems
|
TW530248B
(en)
*
|
2000-08-09 |
2003-05-01 |
Hitachi Ltd |
Data transmission system of directional coupling type using forward wave and reflective wave
|
US6441649B1
(en)
*
|
2000-12-29 |
2002-08-27 |
Intel Corporation |
Rail-to-rail input clocked amplifier
|
US7123660B2
(en)
*
|
2001-02-27 |
2006-10-17 |
Jazio, Inc. |
Method and system for deskewing parallel bus channels to increase data transfer rates
|
US6801989B2
(en)
|
2001-06-28 |
2004-10-05 |
Micron Technology, Inc. |
Method and system for adjusting the timing offset between a clock signal and respective digital signals transmitted along with that clock signal, and memory device and computer system using same
|
US7941056B2
(en)
*
|
2001-08-30 |
2011-05-10 |
Micron Technology, Inc. |
Optical interconnect in high-speed memory systems
|
KR100425466B1
(ko)
*
|
2001-09-27 |
2004-03-30 |
삼성전자주식회사 |
폴디드 차동 전압 샘플러를 이용하는 데이터 리시버 및데이터 수신 방법
|
KR100468717B1
(ko)
*
|
2001-10-23 |
2005-01-29 |
삼성전자주식회사 |
신호적분을 이용하는 데이터 리시버 및 데이터 수신 방법
|
US20030101312A1
(en)
*
|
2001-11-26 |
2003-05-29 |
Doan Trung T. |
Machine state storage apparatus and method
|
US7133972B2
(en)
|
2002-06-07 |
2006-11-07 |
Micron Technology, Inc. |
Memory hub with internal cache and/or memory access prediction
|
US7200024B2
(en)
|
2002-08-02 |
2007-04-03 |
Micron Technology, Inc. |
System and method for optically interconnecting memory devices
|
US7117316B2
(en)
|
2002-08-05 |
2006-10-03 |
Micron Technology, Inc. |
Memory hub and access method having internal row caching
|
US7254331B2
(en)
|
2002-08-09 |
2007-08-07 |
Micron Technology, Inc. |
System and method for multiple bit optical data transmission in memory systems
|
US6744283B2
(en)
*
|
2002-08-12 |
2004-06-01 |
Sun Microsystems, Inc. |
Clocked half-rail differential logic with sense amplifier
|
US7149874B2
(en)
|
2002-08-16 |
2006-12-12 |
Micron Technology, Inc. |
Memory hub bypass circuit and method
|
US6820181B2
(en)
|
2002-08-29 |
2004-11-16 |
Micron Technology, Inc. |
Method and system for controlling memory accesses to memory modules having a memory hub architecture
|
US7836252B2
(en)
|
2002-08-29 |
2010-11-16 |
Micron Technology, Inc. |
System and method for optimizing interconnections of memory devices in a multichip module
|
US7102907B2
(en)
|
2002-09-09 |
2006-09-05 |
Micron Technology, Inc. |
Wavelength division multiplexed memory module, memory system and method
|
US7245145B2
(en)
|
2003-06-11 |
2007-07-17 |
Micron Technology, Inc. |
Memory module and method having improved signal routing topology
|
US7168027B2
(en)
|
2003-06-12 |
2007-01-23 |
Micron Technology, Inc. |
Dynamic synchronization of data capture on an optical or other high speed communications link
|
US7120727B2
(en)
*
|
2003-06-19 |
2006-10-10 |
Micron Technology, Inc. |
Reconfigurable memory module and method
|
US7428644B2
(en)
|
2003-06-20 |
2008-09-23 |
Micron Technology, Inc. |
System and method for selective memory module power management
|
US7107415B2
(en)
|
2003-06-20 |
2006-09-12 |
Micron Technology, Inc. |
Posted write buffers and methods of posting write requests in memory modules
|
US7260685B2
(en)
|
2003-06-20 |
2007-08-21 |
Micron Technology, Inc. |
Memory hub and access method having internal prefetch buffers
|
US7389364B2
(en)
|
2003-07-22 |
2008-06-17 |
Micron Technology, Inc. |
Apparatus and method for direct memory access in a hub-based memory system
|
US7210059B2
(en)
|
2003-08-19 |
2007-04-24 |
Micron Technology, Inc. |
System and method for on-board diagnostics of memory modules
|
US7133991B2
(en)
|
2003-08-20 |
2006-11-07 |
Micron Technology, Inc. |
Method and system for capturing and bypassing memory transactions in a hub-based memory system
|
US7136958B2
(en)
|
2003-08-28 |
2006-11-14 |
Micron Technology, Inc. |
Multiple processor system and method including multiple memory hub modules
|
US7310752B2
(en)
*
|
2003-09-12 |
2007-12-18 |
Micron Technology, Inc. |
System and method for on-board timing margin testing of memory modules
|
US7194593B2
(en)
|
2003-09-18 |
2007-03-20 |
Micron Technology, Inc. |
Memory hub with integrated non-volatile memory
|
US7120743B2
(en)
|
2003-10-20 |
2006-10-10 |
Micron Technology, Inc. |
Arbitration system and method for memory responses in a hub-based memory system
|
DE10350337A1
(de)
*
|
2003-10-29 |
2005-06-16 |
Infineon Technologies Ag |
Booster-Schaltung
|
KR100564593B1
(ko)
*
|
2003-12-12 |
2006-03-28 |
삼성전자주식회사 |
반도체 메모리 소자의 입력신호 수신장치
|
US7330992B2
(en)
|
2003-12-29 |
2008-02-12 |
Micron Technology, Inc. |
System and method for read synchronization of memory modules
|
US7188219B2
(en)
|
2004-01-30 |
2007-03-06 |
Micron Technology, Inc. |
Buffer control system and method for a memory system having outstanding read and write request buffers
|
US7412574B2
(en)
|
2004-02-05 |
2008-08-12 |
Micron Technology, Inc. |
System and method for arbitration of memory responses in a hub-based memory system
|
US7788451B2
(en)
|
2004-02-05 |
2010-08-31 |
Micron Technology, Inc. |
Apparatus and method for data bypass for a bi-directional data bus in a hub-based memory sub-system
|
US7181584B2
(en)
|
2004-02-05 |
2007-02-20 |
Micron Technology, Inc. |
Dynamic command and/or address mirroring system and method for memory modules
|
KR100532507B1
(ko)
*
|
2004-03-05 |
2005-11-30 |
삼성전자주식회사 |
안정된 출력 스윙 폭과 안정된 지연 시간을 가지는 증폭회로
|
US7366864B2
(en)
|
2004-03-08 |
2008-04-29 |
Micron Technology, Inc. |
Memory hub architecture having programmable lane widths
|
US7257683B2
(en)
|
2004-03-24 |
2007-08-14 |
Micron Technology, Inc. |
Memory arbitration system and method having an arbitration packet protocol
|
US7120723B2
(en)
|
2004-03-25 |
2006-10-10 |
Micron Technology, Inc. |
System and method for memory hub-based expansion bus
|
US7447240B2
(en)
|
2004-03-29 |
2008-11-04 |
Micron Technology, Inc. |
Method and system for synchronizing communications links in a hub-based memory system
|
US7213082B2
(en)
|
2004-03-29 |
2007-05-01 |
Micron Technology, Inc. |
Memory hub and method for providing memory sequencing hints
|
US6980042B2
(en)
|
2004-04-05 |
2005-12-27 |
Micron Technology, Inc. |
Delay line synchronizer apparatus and method
|
US7590797B2
(en)
|
2004-04-08 |
2009-09-15 |
Micron Technology, Inc. |
System and method for optimizing interconnections of components in a multichip memory module
|
US7162567B2
(en)
|
2004-05-14 |
2007-01-09 |
Micron Technology, Inc. |
Memory hub and method for memory sequencing
|
US7222213B2
(en)
|
2004-05-17 |
2007-05-22 |
Micron Technology, Inc. |
System and method for communicating the synchronization status of memory modules during initialization of the memory modules
|
US7129753B2
(en)
|
2004-05-26 |
2006-10-31 |
Infineon Technologies Ag |
Chip to chip interface
|
US7363419B2
(en)
|
2004-05-28 |
2008-04-22 |
Micron Technology, Inc. |
Method and system for terminating write commands in a hub-based memory system
|
US7310748B2
(en)
|
2004-06-04 |
2007-12-18 |
Micron Technology, Inc. |
Memory hub tester interface and method for use thereof
|
US7519788B2
(en)
|
2004-06-04 |
2009-04-14 |
Micron Technology, Inc. |
System and method for an asynchronous data buffer having buffer write and read pointers
|
US7392331B2
(en)
|
2004-08-31 |
2008-06-24 |
Micron Technology, Inc. |
System and method for transmitting data packets in a computer system having a memory hub architecture
|
US7996590B2
(en)
*
|
2004-12-30 |
2011-08-09 |
Samsung Electronics Co., Ltd. |
Semiconductor memory module and semiconductor memory system having termination resistor units
|
US7756495B2
(en)
*
|
2005-09-29 |
2010-07-13 |
Intel Corporation |
High speed receiver
|
JP4600827B2
(ja)
*
|
2005-11-16 |
2010-12-22 |
エルピーダメモリ株式会社 |
差動増幅回路
|
US7990724B2
(en)
|
2006-12-19 |
2011-08-02 |
Juhasz Paul R |
Mobile motherboard
|
US8030972B2
(en)
*
|
2009-11-17 |
2011-10-04 |
Zoran Corporation |
High-speed latched comparator circuit with variable positive feedback
|
US8648739B2
(en)
*
|
2010-08-12 |
2014-02-11 |
Mediatek Inc. |
Transmission interface and system using the same
|
US9093987B1
(en)
*
|
2012-09-28 |
2015-07-28 |
Xilinx, Inc. |
Differential level shifter for improving common mode rejection ratio
|
WO2018022126A1
(en)
*
|
2016-07-27 |
2018-02-01 |
Hubbell Incorporated |
Systems, apparatuses and methods for dual line inbound detection on a data communication bus
|
KR102005394B1
(ko)
*
|
2017-03-16 |
2019-10-01 |
주식회사 엘지화학 |
에너지저장장치(ess)의 통신 종단 저항 자동 설정방법
|
US10447290B2
(en)
|
2017-12-11 |
2019-10-15 |
Texas Instruments Incorporated |
Reduced noise dynamic comparator for a successive approximation register analog-to-digital converter
|
KR102562118B1
(ko)
*
|
2018-06-26 |
2023-08-02 |
에스케이하이닉스 주식회사 |
신호 수신 회로
|
US10861507B2
(en)
*
|
2019-03-28 |
2020-12-08 |
Advanced Micro Devices, Inc. |
Sense amplifier with increased headroom
|