DE3221872A1 - Informations-speicheranordnung - Google Patents

Informations-speicheranordnung

Info

Publication number
DE3221872A1
DE3221872A1 DE19823221872 DE3221872A DE3221872A1 DE 3221872 A1 DE3221872 A1 DE 3221872A1 DE 19823221872 DE19823221872 DE 19823221872 DE 3221872 A DE3221872 A DE 3221872A DE 3221872 A1 DE3221872 A1 DE 3221872A1
Authority
DE
Germany
Prior art keywords
address information
information
memory
external
designed
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
DE19823221872
Other languages
German (de)
English (en)
Other versions
DE3221872C2 (US20110009641A1-20110113-C00116.png
Inventor
Norio Higashiyamato Tokyo Miyahara
Tadanobu Katsushika Tokyo Nikaido
Kanji Nerima Tokyo Tawara
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Nippon Telegraph and Telephone Corp
Original Assignee
Nippon Telegraph & Telephone Public Corp Tokyo
Nippon Telegraph and Telephone Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Nippon Telegraph & Telephone Public Corp Tokyo, Nippon Telegraph and Telephone Corp filed Critical Nippon Telegraph & Telephone Public Corp Tokyo
Publication of DE3221872A1 publication Critical patent/DE3221872A1/de
Application granted granted Critical
Publication of DE3221872C2 publication Critical patent/DE3221872C2/de
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F7/00Methods or arrangements for processing data by operating upon the order or content of the data handled
    • G06F7/76Arrangements for rearranging, permuting or selecting data according to predetermined rules, independently of the content of the data
    • G06F7/78Arrangements for rearranging, permuting or selecting data according to predetermined rules, independently of the content of the data for changing the order of data flow, e.g. matrix transposition or LIFO buffers; Overflow or underflow handling therefor
    • G06F7/785Arrangements for rearranging, permuting or selecting data according to predetermined rules, independently of the content of the data for changing the order of data flow, e.g. matrix transposition or LIFO buffers; Overflow or underflow handling therefor having a sequence of storage locations each being individually accessible for both enqueue and dequeue operations, e.g. using a RAM
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C8/00Arrangements for selecting an address in a digital store
    • G11C8/06Address interface arrangements, e.g. address buffers
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C8/00Arrangements for selecting an address in a digital store
    • G11C8/18Address timing or clocking circuits; Address control signal generation or management, e.g. for row address strobe [RAS] or column address strobe [CAS] signals
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04QSELECTING
    • H04Q11/00Selecting arrangements for multiplex systems
    • H04Q11/04Selecting arrangements for multiplex systems for time-division multiplexing
    • H04Q11/08Time only switching

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Theoretical Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Mathematical Physics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Static Random-Access Memory (AREA)
  • Use Of Switch Circuits For Exchanges And Methods Of Control Of Multiplex Exchanges (AREA)
  • Memory System (AREA)
DE19823221872 1981-06-09 1982-06-09 Informations-speicheranordnung Granted DE3221872A1 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP56088375A JPS57203276A (en) 1981-06-09 1981-06-09 Information storage device

Publications (2)

Publication Number Publication Date
DE3221872A1 true DE3221872A1 (de) 1983-03-03
DE3221872C2 DE3221872C2 (US20110009641A1-20110113-C00116.png) 1987-02-19

Family

ID=13941040

Family Applications (1)

Application Number Title Priority Date Filing Date
DE19823221872 Granted DE3221872A1 (de) 1981-06-09 1982-06-09 Informations-speicheranordnung

Country Status (8)

Country Link
US (1) US4564926A (US20110009641A1-20110113-C00116.png)
JP (1) JPS57203276A (US20110009641A1-20110113-C00116.png)
CA (1) CA1188425A (US20110009641A1-20110113-C00116.png)
DE (1) DE3221872A1 (US20110009641A1-20110113-C00116.png)
FR (1) FR2507372B1 (US20110009641A1-20110113-C00116.png)
GB (1) GB2101372B (US20110009641A1-20110113-C00116.png)
NL (1) NL8202302A (US20110009641A1-20110113-C00116.png)
SE (1) SE451914B (US20110009641A1-20110113-C00116.png)

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS58137391A (ja) * 1982-02-10 1983-08-15 Fujitsu Ltd 時間スイツチ回路
JPS59180871A (ja) * 1983-03-31 1984-10-15 Fujitsu Ltd 半導体メモリ装置
GB2138230B (en) * 1983-04-12 1986-12-03 Sony Corp Dynamic random access memory arrangements
FR2554952B1 (fr) * 1983-11-15 1989-04-28 Telecommunications Sa Procede et systeme d'adressage pour memoire dynamique
JPH0642263B2 (ja) * 1984-11-26 1994-06-01 株式会社日立製作所 デ−タ処理装置
US4742474A (en) * 1985-04-05 1988-05-03 Tektronix, Inc. Variable access frame buffer memory
US4685084A (en) * 1985-06-07 1987-08-04 Intel Corporation Apparatus for selecting alternate addressing mode and read-only memory
US4815033A (en) * 1985-12-10 1989-03-21 Advanced Micro Devices, Inc. Method and apparatus for accessing a color palette synchronously during refreshing of a monitor and asynchronously during updating of the palette
JPH0779514B2 (ja) * 1986-01-24 1995-08-23 日本電気株式会社 時分割時間スイツチ制御方式
US4949301A (en) * 1986-03-06 1990-08-14 Advanced Micro Devices, Inc. Improved pointer FIFO controller for converting a standard RAM into a simulated dual FIFO by controlling the RAM's address inputs
US5133062A (en) * 1986-03-06 1992-07-21 Advanced Micro Devices, Inc. RAM buffer controller for providing simulated first-in-first-out (FIFO) buffers in a random access memory
JPH0221490A (ja) * 1988-07-07 1990-01-24 Oki Electric Ind Co Ltd ダイナミック・ランダム・アクセス・メモリ
US5005157A (en) * 1989-11-13 1991-04-02 Chips & Technologies, Inc. Apparatus for selectively providing RAS signals or RAS timing and coded RAS address signals
US5923604A (en) * 1997-12-23 1999-07-13 Micron Technology, Inc. Method and apparatus for anticipatory selection of external or internal addresses in a synchronous memory device
TW430815B (en) * 1998-06-03 2001-04-21 Fujitsu Ltd Semiconductor integrated circuit memory and, bus control method
US7917825B2 (en) * 2006-12-15 2011-03-29 Joo-Sang Lee Method and apparatus for selectively utilizing information within a semiconductor device
CN107979127B (zh) * 2017-11-21 2021-11-02 深圳艾斯特创新科技有限公司 一种基于单线通信的智能电池实现多电池并联通信的方案

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3638199A (en) * 1969-12-19 1972-01-25 Ibm Data-processing system with a storage having a plurality of simultaneously accessible locations
US3798617A (en) * 1970-11-04 1974-03-19 Gen Instrument Corp Permanent storage memory and means for addressing
GB1458526A (en) * 1973-07-26 1976-12-15 Gen Electric Co Ltd Telecommunications switching networks
US3956593B2 (en) * 1974-10-15 1993-05-25 Time space time(tst)switch with combined and distributed state store and control store
FR2341999A1 (fr) * 1976-02-17 1977-09-16 Thomson Csf Matrice temporelle symetrique, et autocommutateur muni d'une telle matrice
US4099256A (en) * 1976-11-16 1978-07-04 Bell Telephone Laboratories, Incorporated Method and apparatus for establishing, reading, and rapidly clearing a translation table memory
US4207618A (en) * 1978-06-26 1980-06-10 Texas Instruments Incorporated On-chip refresh for dynamic memory
FR2447660A1 (fr) * 1979-01-26 1980-08-22 Cit Alcatel Dispositif commande de repartition de trafic pour un reseau de commutation temporelle
US4347589A (en) * 1979-05-15 1982-08-31 Mostek Corporation Refresh counter test
DE3009872C2 (de) * 1980-03-14 1984-05-30 Siemens AG, 1000 Berlin und 8000 München Verfahren zum Regenerieren von in einem dynamischen MOS-Speicher gespeicherten Daten unter Berücksichtigung von Schreib- und Lesezyklen und Schaltungsanordnung zur Durchführung des Verfahrens
JPS57212677A (en) * 1981-06-24 1982-12-27 Nec Corp Storage element

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
Review of the Electrical Communication Laboratories, Vol. 27, Nos. 9-10, September- October, 1979, S. 758 - 772 *

Also Published As

Publication number Publication date
CA1188425A (en) 1985-06-04
JPS57203276A (en) 1982-12-13
US4564926A (en) 1986-01-14
GB2101372A (en) 1983-01-12
NL8202302A (nl) 1983-01-03
GB2101372B (en) 1985-03-27
SE8203553L (sv) 1982-12-10
FR2507372B1 (fr) 1987-04-24
DE3221872C2 (US20110009641A1-20110113-C00116.png) 1987-02-19
FR2507372A1 (fr) 1982-12-10
SE451914B (sv) 1987-11-02

Similar Documents

Publication Publication Date Title
DE4439817C2 (de) Selbstauffrischungsvorrichtung für eine verborgene Selbstauffrischung in einem synchronen dynamischen Direktzugriffsspeicher
DE3221872A1 (de) Informations-speicheranordnung
DE2828698C2 (de) Monolithische integrierte Schaltungsvorrichtung mit einem Speicher
DE2948159A1 (de) Integrierter speicherbaustein mit waehlbaren betriebsfunktionen
DE3207210A1 (de) Monolithische speichervorrichtung
EP0184774A2 (de) Speicheranordnung und eine Speicheranordnung enthaltende Koppelstufe zum Herstellen von dynamisch zugeordneten Verbindungswegen
DE2703578A1 (de) Videospeicher
DE3232600C2 (US20110009641A1-20110113-C00116.png)
DE2803989A1 (de) Wahlfreie zugriffsspeichervorrichtung fuer digitale daten
DE2325151A1 (de) Anordnung zum erzeugen von zahlenfolgen fuer pruefzwecke bei integrierten schaltungen
EP0393436B1 (de) Statischer Speicher mit Pipelineregistern
DE2432684B2 (US20110009641A1-20110113-C00116.png)
DE3200880A1 (de) Halbleiterspeicher
DE2415600C2 (US20110009641A1-20110113-C00116.png)
DE2833850A1 (de) Verzoegerungsschaltung
EP0186051B1 (de) Integrierter Halbleiterspeicher
DE2025102B2 (de) Dreistufiges koppelfeld fuer eine pcm-vermittlungsanlage
DE3104880A1 (de) "speicher fuer wahlfreien zugriff"
DE2822896A1 (de) Digitale zeitvielfach-koppeleinrichtung
DE2836696A1 (de) Digitale signalsyntheseschaltung
DE4233249A1 (de) Dualportspeicher
DE2121490A1 (de) Orthogonaler Datenspeicher
EP0214508A2 (de) Integrierter Halbleiterspeicher
DE2437287A1 (de) Schaltungsanordnung zur steuerung der ueberlappungszeit zweier sich ueberlappender, auf getrennten kanaelen zu uebertragender impulse
DE3105147A1 (de) Integrierte digitale halbleiterschaltung

Legal Events

Date Code Title Description
OP8 Request for examination as to paragraph 44 patent law
8128 New person/name/address of the agent

Representative=s name: GEYER, W., DIPL.-ING. DR.-ING. HAGEMANN, H., DIPL.

8125 Change of the main classification

Ipc: G11C 8/00

8127 New person/name/address of the applicant

Owner name: NIPPON TELEGRAPH AND TELEPHONE CORP., TOKIO/TOKYO,

D2 Grant after examination
8364 No opposition during term of opposition
8328 Change in the person/name/address of the agent

Free format text: HAGEMANN, H., DIPL.-CHEM. DR.RER.NAT. KEHL, G., DIPL.-PHYS., PAT.-ANWAELTE, 8000 MUENCHEN

8328 Change in the person/name/address of the agent

Free format text: KEHL, G., DIPL.-PHYS., PAT.-ANW., 81679 MUENCHEN