CN118648099A - 电路基板的制造方法及其中使用的树脂片材 - Google Patents

电路基板的制造方法及其中使用的树脂片材 Download PDF

Info

Publication number
CN118648099A
CN118648099A CN202380016750.5A CN202380016750A CN118648099A CN 118648099 A CN118648099 A CN 118648099A CN 202380016750 A CN202380016750 A CN 202380016750A CN 118648099 A CN118648099 A CN 118648099A
Authority
CN
China
Prior art keywords
substrate
resin
resin composition
layer
composition layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
CN202380016750.5A
Other languages
English (en)
Chinese (zh)
Inventor
池平秀
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Ajinomoto Co Inc
Original Assignee
Ajinomoto Co Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Ajinomoto Co Inc filed Critical Ajinomoto Co Inc
Publication of CN118648099A publication Critical patent/CN118648099A/zh
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4644Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/93Batch processes
    • H01L24/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L24/96Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being encapsulated in a common layer, e.g. neo-wafer or pseudo-wafer, said common layer being separable into individual assemblies after connecting
    • CCHEMISTRY; METALLURGY
    • C09DYES; PAINTS; POLISHES; NATURAL RESINS; ADHESIVES; COMPOSITIONS NOT OTHERWISE PROVIDED FOR; APPLICATIONS OF MATERIALS NOT OTHERWISE PROVIDED FOR
    • C09JADHESIVES; NON-MECHANICAL ASPECTS OF ADHESIVE PROCESSES IN GENERAL; ADHESIVE PROCESSES NOT PROVIDED FOR ELSEWHERE; USE OF MATERIALS AS ADHESIVES
    • C09J11/00Features of adhesives not provided for in group C09J9/00, e.g. additives
    • C09J11/02Non-macromolecular additives
    • C09J11/04Non-macromolecular additives inorganic
    • CCHEMISTRY; METALLURGY
    • C09DYES; PAINTS; POLISHES; NATURAL RESINS; ADHESIVES; COMPOSITIONS NOT OTHERWISE PROVIDED FOR; APPLICATIONS OF MATERIALS NOT OTHERWISE PROVIDED FOR
    • C09JADHESIVES; NON-MECHANICAL ASPECTS OF ADHESIVE PROCESSES IN GENERAL; ADHESIVE PROCESSES NOT PROVIDED FOR ELSEWHERE; USE OF MATERIALS AS ADHESIVES
    • C09J7/00Adhesives in the form of films or foils
    • C09J7/30Adhesives in the form of films or foils characterised by the adhesive composition
    • C09J7/38Pressure-sensitive adhesives [PSA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/14Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/14Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
    • H01L23/145Organic substrates, e.g. plastic
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/0011Working of insulating substrates or insulating layers
    • H05K3/0055After-treatment, e.g. cleaning or desmearing of holes
    • CCHEMISTRY; METALLURGY
    • C09DYES; PAINTS; POLISHES; NATURAL RESINS; ADHESIVES; COMPOSITIONS NOT OTHERWISE PROVIDED FOR; APPLICATIONS OF MATERIALS NOT OTHERWISE PROVIDED FOR
    • C09JADHESIVES; NON-MECHANICAL ASPECTS OF ADHESIVE PROCESSES IN GENERAL; ADHESIVE PROCESSES NOT PROVIDED FOR ELSEWHERE; USE OF MATERIALS AS ADHESIVES
    • C09J2203/00Applications of adhesives in processes or use of adhesives in the form of films or foils
    • C09J2203/326Applications of adhesives in processes or use of adhesives in the form of films or foils for bonding electronic components such as wafers, chips or semiconductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L2224/96Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being encapsulated in a common layer, e.g. neo-wafer or pseudo-wafer, said common layer being separable into individual assemblies after connecting
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/02Fillers; Particles; Fibers; Reinforcement materials
    • H05K2201/0203Fillers and particles
    • H05K2201/0206Materials
    • H05K2201/0212Resin particles
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/04Soldering or other types of metallurgic bonding
    • H05K2203/049Wire bonding

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Power Engineering (AREA)
  • Chemical & Material Sciences (AREA)
  • General Physics & Mathematics (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Organic Chemistry (AREA)
  • Manufacturing & Machinery (AREA)
  • Inorganic Chemistry (AREA)
  • Manufacturing Of Printed Wiring (AREA)
  • Laminated Bodies (AREA)
CN202380016750.5A 2022-01-13 2023-01-11 电路基板的制造方法及其中使用的树脂片材 Pending CN118648099A (zh)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
JP2022003660 2022-01-13
JP2022-003660 2022-01-13
PCT/JP2023/000390 WO2023136253A1 (ja) 2022-01-13 2023-01-11 回路基板の製造方法及びそれに用いる樹脂シート

Publications (1)

Publication Number Publication Date
CN118648099A true CN118648099A (zh) 2024-09-13

Family

ID=87279096

Family Applications (1)

Application Number Title Priority Date Filing Date
CN202380016750.5A Pending CN118648099A (zh) 2022-01-13 2023-01-11 电路基板的制造方法及其中使用的树脂片材

Country Status (6)

Country Link
US (1) US20240371823A1 (enExample)
JP (1) JPWO2023136253A1 (enExample)
KR (1) KR20240136339A (enExample)
CN (1) CN118648099A (enExample)
TW (1) TW202343693A (enExample)
WO (1) WO2023136253A1 (enExample)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWM632394U (zh) * 2022-06-15 2022-09-21 晶化科技股份有限公司 扇出型電子封裝結構

Family Cites Families (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2004221417A (ja) * 2003-01-16 2004-08-05 Casio Comput Co Ltd 半導体装置およびその製造方法
JP2004221418A (ja) * 2003-01-16 2004-08-05 Casio Comput Co Ltd 半導体装置およびその製造方法
WO2009113216A1 (ja) * 2008-03-10 2009-09-17 古河電気工業株式会社 電子部品加工用粘着テープ
JP5892780B2 (ja) * 2011-12-19 2016-03-23 日東電工株式会社 半導体装置の製造方法
US9184083B2 (en) * 2013-07-29 2015-11-10 3M Innovative Properties Company Apparatus, hybrid laminated body, method and materials for temporary substrate support
JP2015065321A (ja) * 2013-09-25 2015-04-09 日東電工株式会社 半導体装置の製造方法
JP6559150B2 (ja) * 2014-10-23 2019-08-14 リンテック株式会社 表面保護用シート
WO2017170600A1 (ja) 2016-03-31 2017-10-05 旭化成株式会社 感光性樹脂組成物、硬化レリーフパターンの製造方法及び半導体装置
JP6885000B2 (ja) * 2016-07-19 2021-06-09 昭和電工マテリアルズ株式会社 半導体再配線層形成用樹脂フィルム、半導体再配線層形成用複合フィルム、それらを用いた半導体装置及び半導体装置の製造方法
JP7067140B2 (ja) * 2017-03-29 2022-05-16 味の素株式会社 樹脂組成物
TWI773745B (zh) * 2017-04-24 2022-08-11 日商味之素股份有限公司 樹脂組成物
JP7265224B2 (ja) * 2017-07-26 2023-04-26 日本電気硝子株式会社 支持ガラス基板及びこれを用いた積層基板
WO2019026266A1 (ja) * 2017-08-04 2019-02-07 リンテック株式会社 半導体装置の製造方法
JP2019033124A (ja) * 2017-08-04 2019-02-28 リンテック株式会社 半導体装置の製造方法、及び接着積層体
KR102581569B1 (ko) * 2017-10-10 2023-10-05 아지노모토 가부시키가이샤 경화체 및 이의 제조방법, 수지 시트 및 수지 조성물
JP6939687B2 (ja) * 2018-04-16 2021-09-22 味の素株式会社 樹脂組成物
JP7174637B2 (ja) * 2019-01-28 2022-11-17 株式会社ダイセル 硬化性フイルム
JP7249907B2 (ja) * 2019-08-08 2023-03-31 新光電気工業株式会社 配線基板の製造方法及び積層構造
US11682626B2 (en) * 2020-01-29 2023-06-20 Taiwan Semiconductor Manufacturing Co., Ltd. Chamfered die of semiconductor package and method for forming the same
JP7287348B2 (ja) * 2020-05-28 2023-06-06 味の素株式会社 樹脂組成物
JP7470411B2 (ja) * 2020-09-30 2024-04-18 フジコピアン株式会社 ウェーハ加工用積層体、それを用いた薄型ウェーハの製造方法及び薄型ウェーハ個片化の製造方法

Also Published As

Publication number Publication date
TW202343693A (zh) 2023-11-01
JPWO2023136253A1 (enExample) 2023-07-20
KR20240136339A (ko) 2024-09-13
US20240371823A1 (en) 2024-11-07
WO2023136253A1 (ja) 2023-07-20

Similar Documents

Publication Publication Date Title
JP7342980B2 (ja) 樹脂組成物
JP7444212B2 (ja) 樹脂組成物
TW202305059A (zh) 樹脂組成物
CN110922741B (zh) 树脂组合物
JP7222414B2 (ja) 樹脂組成物
JP7287418B2 (ja) 樹脂組成物
TWI888519B (zh) 樹脂組成物、樹脂組成物之硬化物、樹脂薄片、印刷配線板、半導體晶片封裝及半導體裝置
TWI851739B (zh) 樹脂薄片、電路基板及半導體晶片封裝
TW202222971A (zh) 樹脂組成物
JP7459611B2 (ja) 樹脂シート
CN115926540A (zh) 树脂组合物
CN118648099A (zh) 电路基板的制造方法及其中使用的树脂片材
JP2024103764A (ja) 回路基板の製造方法
JP7537326B2 (ja) 樹脂組成物
JP7574830B2 (ja) 樹脂シート
JP7533670B2 (ja) 樹脂組成物
JP7521560B2 (ja) 樹脂シート
JP7764869B2 (ja) 樹脂組成物
JP7754074B2 (ja) 樹脂組成物層
KR102900411B1 (ko) 수지 조성물
JP2025036248A (ja) 樹脂組成物
JP2025127239A (ja) 半導体パッケージ基板の絶縁層形成用の樹脂シート
KR20240018380A (ko) 수지 시트
JP2025140502A (ja) 樹脂シート、回路基板及びその製造方法、並びに、半導体装置
TW202303864A (zh) 電路基板之製造方法

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination