CN111309284B - 半导体装置 - Google Patents
半导体装置 Download PDFInfo
- Publication number
- CN111309284B CN111309284B CN202010124505.4A CN202010124505A CN111309284B CN 111309284 B CN111309284 B CN 111309284B CN 202010124505 A CN202010124505 A CN 202010124505A CN 111309284 B CN111309284 B CN 111309284B
- Authority
- CN
- China
- Prior art keywords
- data
- semiconductor device
- circuit
- pads
- chip
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 46
- 241000724291 Tobacco streak virus Species 0.000 claims description 10
- 230000001360 synchronised effect Effects 0.000 claims description 10
- 238000003466 welding Methods 0.000 claims 1
- 230000000630 rising effect Effects 0.000 description 19
- 238000010586 diagram Methods 0.000 description 15
- 239000000758 substrate Substances 0.000 description 13
- 230000005540 biological transmission Effects 0.000 description 6
- 230000000052 comparative effect Effects 0.000 description 4
- 230000000694 effects Effects 0.000 description 4
- 238000000034 method Methods 0.000 description 3
- 239000000470 constituent Substances 0.000 description 2
- 238000010276 construction Methods 0.000 description 2
- 230000006870 function Effects 0.000 description 2
- 229910052710 silicon Inorganic materials 0.000 description 2
- 239000010703 silicon Substances 0.000 description 2
- 230000015572 biosynthetic process Effects 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 229910000679 solder Inorganic materials 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/32—Timing circuits
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1668—Details of memory controller
- G06F13/1673—Details of memory controller using buffers
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F5/00—Methods or arrangements for data conversion without changing the order or content of the data handled
- G06F5/06—Methods or arrangements for data conversion without changing the order or content of the data handled for changing the speed of data flow, i.e. speed regularising or timing, e.g. delay lines, FIFO buffers; over- or underrun control therefor
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
- G11C16/12—Programming voltage switching circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/10—Programming or data input circuits
- G11C16/14—Circuits for erasing electrically, e.g. erase voltage switching circuits
- G11C16/16—Circuits for erasing electrically, e.g. erase voltage switching circuits for erasing blocks, e.g. arrays, words, groups
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/06—Auxiliary circuits, e.g. for writing into memory
- G11C16/26—Sensing or reading circuits; Data output circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/02—Arrangements for writing information into, or reading information out from, a digital store with means for avoiding parasitic signals
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1006—Data managing, e.g. manipulating data before writing or reading out, data bus switches or control circuits therefor
- G11C7/1012—Data reordering during input/output, e.g. crossbars, layers of multiplexers, shifting or rotating
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1015—Read-write modes for single port memories, i.e. having either a random port or a serial port
- G11C7/1039—Read-write modes for single port memories, i.e. having either a random port or a serial port using pipelining techniques, i.e. using latches between functional memory parts, e.g. row/column decoders, I/O buffers, sense amplifiers
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
- G11C7/106—Data output latches
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1051—Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
- G11C7/1066—Output synchronization
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F2205/00—Indexing scheme relating to group G06F5/00; Methods or arrangements for data conversion without changing the order or content of the data handled
- G06F2205/06—Indexing scheme relating to groups G06F5/06 - G06F5/16
- G06F2205/067—Bidirectional FIFO, i.e. system allowing data transfer in two directions
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0483—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells having several storage transistors connected in series
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2207/00—Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
- G11C2207/10—Aspects relating to interfaces of memory device to external buses
- G11C2207/108—Wide data ports
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2207/00—Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
- G11C2207/22—Control and timing of internal memory operations
- G11C2207/2281—Timing of a read operation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13025—Disposition the bump connector being disposed on a via connection of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16135—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/16145—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16135—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/16145—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
- H01L2224/16146—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked the bump connector connecting to a via connection in the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16227—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/17—Structure, shape, material or disposition of the bump connectors after the connecting process of a plurality of bump connectors
- H01L2224/171—Disposition
- H01L2224/1718—Disposition being disposed on at least two different sides of the body, e.g. dual array
- H01L2224/17181—On opposite sides of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73253—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02D—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
- Y02D10/00—Energy efficient computing, e.g. low power processors, power management or thermal management
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Semiconductor Integrated Circuits (AREA)
- Dram (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
Abstract
Description
Claims (14)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202010124505.4A CN111309284B (zh) | 2015-05-28 | 2015-09-02 | 半导体装置 |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201562167703P | 2015-05-28 | 2015-05-28 | |
US62/167,703 | 2015-05-28 | ||
CN202010124505.4A CN111309284B (zh) | 2015-05-28 | 2015-09-02 | 半导体装置 |
CN201510553438.7A CN106201431B (zh) | 2015-05-28 | 2015-09-02 | 半导体装置 |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201510553438.7A Division CN106201431B (zh) | 2015-05-28 | 2015-09-02 | 半导体装置 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN111309284A CN111309284A (zh) | 2020-06-19 |
CN111309284B true CN111309284B (zh) | 2024-02-02 |
Family
ID=57398788
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201510553438.7A Active CN106201431B (zh) | 2015-05-28 | 2015-09-02 | 半导体装置 |
CN202010124505.4A Active CN111309284B (zh) | 2015-05-28 | 2015-09-02 | 半导体装置 |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201510553438.7A Active CN106201431B (zh) | 2015-05-28 | 2015-09-02 | 半导体装置 |
Country Status (3)
Country | Link |
---|---|
US (9) | US9558840B2 (zh) |
CN (2) | CN106201431B (zh) |
TW (5) | TWI639159B (zh) |
Families Citing this family (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI639159B (zh) * | 2015-05-28 | 2018-10-21 | 東芝記憶體股份有限公司 | Semiconductor device |
KR102624808B1 (ko) * | 2016-07-13 | 2024-01-17 | 삼성전자주식회사 | 멀티 랭크로 구성된 메모리와 인터페이싱을 수행하는 인터페이스 회로 |
CN109690771A (zh) * | 2016-09-23 | 2019-04-26 | 东芝存储器株式会社 | 存储装置 |
US10163469B2 (en) | 2016-11-30 | 2018-12-25 | Micron Technology, Inc. | System and method for write data bus control in a stacked memory device |
JP6679528B2 (ja) * | 2017-03-22 | 2020-04-15 | キオクシア株式会社 | 半導体装置 |
KR102512754B1 (ko) * | 2018-03-30 | 2023-03-23 | 삼성전자주식회사 | 관통 전극을 통해 전송되는 제어 신호를 이용하여 데이터를 샘플링하는 메모리 장치 |
US11545987B1 (en) | 2018-12-12 | 2023-01-03 | Marvell Asia Pte, Ltd. | Traversing a variable delay line in a deterministic number of clock cycles |
US11402413B1 (en) * | 2018-12-12 | 2022-08-02 | Marvell Asia Pte, Ltd. | Droop detection and mitigation |
US11545981B1 (en) | 2018-12-31 | 2023-01-03 | Marvell Asia Pte, Ltd. | DLL-based clocking architecture with programmable delay at phase detector inputs |
US20230299050A1 (en) * | 2022-03-21 | 2023-09-21 | Qualcomm Incorporated | Test architecture for 3d stacked circuits |
US11927612B1 (en) | 2022-04-07 | 2024-03-12 | Marvell Asia Pte Ltd | Digital droop detector |
CN116580743B (zh) * | 2023-04-26 | 2024-01-23 | 珠海妙存科技有限公司 | 一种内存读采样电路及其延时调节方法及读采样装置 |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2012108590A (ja) * | 2010-11-15 | 2012-06-07 | Elpida Memory Inc | 半導体装置 |
Family Cites Families (40)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS46825Y1 (zh) | 1966-02-10 | 1971-01-13 | ||
JPH04370507A (ja) | 1991-06-20 | 1992-12-22 | Alps Electric Co Ltd | 磁気ヘッドおよびその製造方法 |
DE19704322A1 (de) * | 1997-02-05 | 1998-08-13 | Siemens Nixdorf Inf Syst | Speichereinrichtung und Verfahren zum Speichern von Daten nach dem FIFO-Prinzip |
US6622224B1 (en) * | 1997-12-29 | 2003-09-16 | Micron Technology, Inc. | Internal buffered bus for a drum |
US6662224B1 (en) | 1999-09-24 | 2003-12-09 | International Business Machines Corporation | Methods, systems and computer program products for providing alternative displays for networked devices |
US6144604A (en) * | 1999-11-12 | 2000-11-07 | Haller; Haggai Haim | Simultaneous addressing using single-port RAMs |
US7051264B2 (en) | 2001-11-14 | 2006-05-23 | Monolithic System Technology, Inc. | Error correcting memory and method of operating same |
US6678201B2 (en) * | 2002-04-08 | 2004-01-13 | Micron Technology, Inc. | Distributed FIFO in synchronous memory |
US7571287B2 (en) | 2003-03-13 | 2009-08-04 | Marvell World Trade Ltd. | Multiport memory architecture, devices and systems including the same, and methods of using the same |
TW200500857A (en) * | 2003-04-09 | 2005-01-01 | Netcell Corp | Method and apparatus for synchronizing data from asynchronous disk drive data transfers |
JP4370507B2 (ja) | 2003-11-27 | 2009-11-25 | エルピーダメモリ株式会社 | 半導体集積回路装置 |
KR20050066207A (ko) * | 2003-12-26 | 2005-06-30 | 매그나칩 반도체 유한회사 | 파이프라인 구조를 갖는 선입선출 메모리 장치 |
US7106098B1 (en) * | 2004-05-04 | 2006-09-12 | Xilinx, Inc. | Split FIFO configuration of block RAM |
KR100621631B1 (ko) * | 2005-01-11 | 2006-09-13 | 삼성전자주식회사 | 반도체 디스크 제어 장치 |
US7454538B2 (en) | 2005-05-11 | 2008-11-18 | Qualcomm Incorporated | Latency insensitive FIFO signaling protocol |
US7406566B2 (en) * | 2005-06-03 | 2008-07-29 | Intel Corporation | Ring interconnect with multiple coherence networks |
JP4600825B2 (ja) | 2005-09-16 | 2010-12-22 | エルピーダメモリ株式会社 | 半導体記憶装置 |
US7440351B2 (en) * | 2005-10-25 | 2008-10-21 | Promos Technologies Pte. Ltd. | Wide window clock scheme for loading output FIFO registers |
TWI360964B (en) * | 2006-11-08 | 2012-03-21 | Finisar Corp | Serialization/deserialization for use in optoelect |
US8207976B2 (en) * | 2007-03-15 | 2012-06-26 | Qimonda Ag | Circuit |
KR101430166B1 (ko) | 2007-08-06 | 2014-08-13 | 삼성전자주식회사 | 멀티 스택 메모리 장치 |
KR101393311B1 (ko) * | 2008-03-19 | 2014-05-12 | 삼성전자주식회사 | 프로세스 변화량을 보상하는 멀티 칩 패키지 메모리 |
US7979607B2 (en) | 2009-02-27 | 2011-07-12 | Honeywell International Inc. | Cascadable high-performance instant-fall-through synchronous first-in-first-out (FIFO) buffer |
US8243737B2 (en) | 2009-03-23 | 2012-08-14 | Lsi Corporation | High speed packet FIFO input buffers for switch fabric with speedup and retransmit |
JP2010272168A (ja) | 2009-05-21 | 2010-12-02 | Elpida Memory Inc | 半導体装置 |
US8339891B2 (en) * | 2010-05-25 | 2012-12-25 | Lsi Corporation | Power savings and/or dynamic power management in a memory |
JP5649888B2 (ja) * | 2010-09-17 | 2015-01-07 | ピーエスフォー ルクスコ エスエイアールエルPS4 Luxco S.a.r.l. | 半導体装置 |
US9940230B2 (en) * | 2010-10-22 | 2018-04-10 | Cnex Labs, Inc. | Compression and decompression of data at high speed in solid state storage |
JP5632269B2 (ja) * | 2010-11-26 | 2014-11-26 | ピーエスフォー ルクスコ エスエイアールエルPS4 Luxco S.a.r.l. | 半導体装置 |
US9026761B2 (en) * | 2010-12-20 | 2015-05-05 | Stmicroelectronics (Grenoble 2) Sas | Interface system, and corresponding integrated circuit and method |
TWI437411B (zh) | 2011-03-14 | 2014-05-11 | Realtek Semiconductor Corp | 用於時脈樹轉換處的先入先出(fifo)裝置與方法 |
JP2012216652A (ja) * | 2011-03-31 | 2012-11-08 | Elpida Memory Inc | 半導体装置 |
KR20130011138A (ko) * | 2011-07-20 | 2013-01-30 | 삼성전자주식회사 | 모노 랭크와 멀티 랭크로 호환 가능한 메모리 장치 |
CN104169828B (zh) * | 2011-12-22 | 2017-02-08 | 英特尔公司 | 高带宽通信装置和系统 |
US9411722B2 (en) * | 2013-03-04 | 2016-08-09 | Sandisk Technologies Llc | Asynchronous FIFO buffer for memory access |
JP2015141725A (ja) * | 2014-01-28 | 2015-08-03 | マイクロン テクノロジー, インク. | 半導体装置及びこれを備える情報処理システム |
KR102179297B1 (ko) * | 2014-07-09 | 2020-11-18 | 삼성전자주식회사 | 모노 패키지 내에서 인터커넥션을 가지는 반도체 장치 및 그에 따른 제조 방법 |
US9916873B2 (en) * | 2015-02-12 | 2018-03-13 | Rambus Inc. | Extended capacity memory module with dynamic data buffers |
TWI639159B (zh) * | 2015-05-28 | 2018-10-21 | 東芝記憶體股份有限公司 | Semiconductor device |
KR102585218B1 (ko) * | 2017-09-28 | 2023-10-05 | 삼성전자주식회사 | 비휘발성 메모리 장치 및 그것을 포함하는 저장 장치 |
-
2015
- 2015-09-02 TW TW106127834A patent/TWI639159B/zh active
- 2015-09-02 TW TW107124941A patent/TWI680466B/zh active
- 2015-09-02 CN CN201510553438.7A patent/CN106201431B/zh active Active
- 2015-09-02 CN CN202010124505.4A patent/CN111309284B/zh active Active
- 2015-09-02 TW TW109140275A patent/TWI758957B/zh active
- 2015-09-02 TW TW108142208A patent/TWI714358B/zh active
- 2015-09-02 TW TW104128891A patent/TWI606335B/zh active
- 2015-09-03 US US14/844,174 patent/US9558840B2/en active Active
-
2016
- 2016-12-20 US US15/384,714 patent/US9754676B2/en active Active
-
2017
- 2017-08-07 US US15/670,220 patent/US10026485B2/en active Active
-
2018
- 2018-06-15 US US16/009,769 patent/US10438670B2/en active Active
-
2019
- 2019-05-24 US US16/422,112 patent/US10636499B2/en active Active
-
2020
- 2020-03-12 US US16/816,728 patent/US10950314B2/en active Active
-
2021
- 2021-01-28 US US17/160,754 patent/US11295821B2/en active Active
-
2022
- 2022-03-08 US US17/689,300 patent/US11715529B2/en active Active
-
2023
- 2023-06-13 US US18/333,661 patent/US20230326535A1/en active Pending
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2012108590A (ja) * | 2010-11-15 | 2012-06-07 | Elpida Memory Inc | 半導体装置 |
Also Published As
Publication number | Publication date |
---|---|
TW202034315A (zh) | 2020-09-16 |
TWI758957B (zh) | 2022-03-21 |
TWI680466B (zh) | 2019-12-21 |
TW202236267A (zh) | 2022-09-16 |
US20210151114A1 (en) | 2021-05-20 |
US11295821B2 (en) | 2022-04-05 |
US10438670B2 (en) | 2019-10-08 |
US20220189563A1 (en) | 2022-06-16 |
US10636499B2 (en) | 2020-04-28 |
US20170337976A1 (en) | 2017-11-23 |
US20160351269A1 (en) | 2016-12-01 |
US9558840B2 (en) | 2017-01-31 |
CN111309284A (zh) | 2020-06-19 |
TW201642137A (zh) | 2016-12-01 |
TW201805934A (zh) | 2018-02-16 |
US20230326535A1 (en) | 2023-10-12 |
US10950314B2 (en) | 2021-03-16 |
US10026485B2 (en) | 2018-07-17 |
US20200211659A1 (en) | 2020-07-02 |
TWI714358B (zh) | 2020-12-21 |
US20170103816A1 (en) | 2017-04-13 |
CN106201431A (zh) | 2016-12-07 |
TW201907396A (zh) | 2019-02-16 |
US9754676B2 (en) | 2017-09-05 |
TW202111702A (zh) | 2021-03-16 |
CN106201431B (zh) | 2020-03-24 |
US11715529B2 (en) | 2023-08-01 |
TWI639159B (zh) | 2018-10-21 |
US20180294038A1 (en) | 2018-10-11 |
US20190279727A1 (en) | 2019-09-12 |
TWI606335B (zh) | 2017-11-21 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN111309284B (zh) | 半导体装置 | |
US8860231B2 (en) | Semiconductor integrated circuit having multilayer structure | |
US9009400B2 (en) | Semiconductor memory systems with on-die data buffering | |
US9524952B2 (en) | Semiconductor system | |
KR20090088455A (ko) | 멀티 다이 메모리 디바이스 | |
KR20150120617A (ko) | 반도체 칩 적층 패키지 | |
US10600493B2 (en) | Semiconductor device including multiple-input shift register circuit | |
US7429794B2 (en) | Multi-chip packaged integrated circuit device for transmitting signals from one chip to another chip | |
JP2015008338A (ja) | 半導体装置 | |
KR20080091940A (ko) | 반도체 패키지 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PB01 | Publication | ||
PB01 | Publication | ||
SE01 | Entry into force of request for substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
CB02 | Change of applicant information |
Address after: Tokyo Applicant after: Kaixia Co.,Ltd. Address before: Tokyo Applicant before: TOSHIBA MEMORY Corp. Address after: Tokyo Applicant after: TOSHIBA MEMORY Corp. Address before: Tokyo Applicant before: Pangea Co.,Ltd. |
|
CB02 | Change of applicant information | ||
TA01 | Transfer of patent application right |
Effective date of registration: 20220129 Address after: Tokyo Applicant after: Pangea Co.,Ltd. Address before: Tokyo Applicant before: TOSHIBA MEMORY Corp. |
|
TA01 | Transfer of patent application right | ||
GR01 | Patent grant | ||
GR01 | Patent grant |