CN110383457A - 用于晶片键合的牺牲对齐环和自焊接过孔 - Google Patents
用于晶片键合的牺牲对齐环和自焊接过孔 Download PDFInfo
- Publication number
- CN110383457A CN110383457A CN201880016093.3A CN201880016093A CN110383457A CN 110383457 A CN110383457 A CN 110383457A CN 201880016093 A CN201880016093 A CN 201880016093A CN 110383457 A CN110383457 A CN 110383457A
- Authority
- CN
- China
- Prior art keywords
- substrate
- contact piece
- electric contact
- top surface
- polyimide
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/0212—Auxiliary members for bonding areas, e.g. spacers
- H01L2224/02122—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body
- H01L2224/02163—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body on the bonding area
- H01L2224/02165—Reinforcing structures
- H01L2224/02166—Collar structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/0212—Auxiliary members for bonding areas, e.g. spacers
- H01L2224/02122—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body
- H01L2224/02163—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body on the bonding area
- H01L2224/0217—Alignment aids
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/0212—Auxiliary members for bonding areas, e.g. spacers
- H01L2224/02122—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body
- H01L2224/02163—Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body on the bonding area
- H01L2224/0219—Material of the auxiliary member
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04042—Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05075—Plural internal layers
- H01L2224/0508—Plural internal layers being stacked
- H01L2224/05085—Plural internal layers being stacked with additional elements, e.g. vias arrays, interposed between the stacked layers
- H01L2224/05089—Disposition of the additional element
- H01L2224/0509—Disposition of the additional element of a single via
- H01L2224/05091—Disposition of the additional element of a single via at the center of the internal layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/05111—Tin [Sn] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/05124—Aluminium [Al] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05147—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/0557—Disposition the external layer being disposed on a via connection of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05601—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/05611—Tin [Sn] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05617—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/05624—Aluminium [Al] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05647—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/0601—Structure
- H01L2224/0603—Bonding areas having different sizes, e.g. different heights or widths
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/07—Structure, shape, material or disposition of the bonding areas after the connecting process
- H01L2224/08—Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
- H01L2224/081—Disposition
- H01L2224/0812—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/08135—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/08145—Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/165—Material
- H01L2224/16501—Material at the bonding interface
- H01L2224/16502—Material at the bonding interface comprising an eutectic alloy
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/8012—Aligning
- H01L2224/80136—Aligning involving guiding structures, e.g. spacers or supporting members
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/8012—Aligning
- H01L2224/80136—Aligning involving guiding structures, e.g. spacers or supporting members
- H01L2224/80138—Aligning involving guiding structures, e.g. spacers or supporting members the guiding structures being at least partially left in the finished device
- H01L2224/80139—Guiding structures on the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/8012—Aligning
- H01L2224/80136—Aligning involving guiding structures, e.g. spacers or supporting members
- H01L2224/80138—Aligning involving guiding structures, e.g. spacers or supporting members the guiding structures being at least partially left in the finished device
- H01L2224/8014—Guiding structures outside the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/80001—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
- H01L2224/808—Bonding techniques
- H01L2224/80801—Soldering or alloying
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/8112—Aligning
- H01L2224/81143—Passive alignment, i.e. self alignment, e.g. using surface energy, chemical reactions, thermal equilibrium
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/81—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
- H01L2224/818—Bonding techniques
- H01L2224/81801—Soldering or alloying
- H01L2224/81805—Soldering or alloying involving forming a eutectic alloy at the bonding interface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/94—Batch processes at wafer-level, i.e. with connecting carried out on a wafer comprising a plurality of undiced individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06513—Bump or bump-like direct electrical connections between devices, e.g. flip-chip connection, solder bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06555—Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06593—Mounting aids permanently on device; arrangements for alignment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/0105—Tin [Sn]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/07—Polyamine or polyimide
- H01L2924/07025—Polyimide
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Wire Bonding (AREA)
Abstract
本发明提供了一种将第一基底键合到第二基底的方法,其中第一基底包括在第一基底的顶部表面上的第一电接触件,并且其中第二基底包括在第二基底的底部表面上的第二电接触件。该方法包括在第一基底的顶部表面上形成聚酰亚胺块,其中聚酰亚胺块具有圆形的上角,并且将第一基底的顶部表面和第二基底的底部表面朝彼此垂直移动,直至第一电接触件邻接第二电接触件,其中在移动期间,第二基底与聚酰亚胺的圆形的上角接触,致使第一基底和第二基底相对于彼此横向移动。
Description
相关专利申请
本申请要求2017年3月28日提交的美国临时申请号62/477,963的权益,并且该申请以引用方式并入本文。
技术领域
本发明涉及半导体制造工艺,具体地讲涉及将半导体管芯键合到半导体晶片。
背景技术
目前,对于一些应用,常规管芯堆叠工艺不能够使用期望的精度将管芯成功地键合到晶片。例如,存在要求将包含一种类型的电路(例如,数字处理电路)的管芯键合到包含另一类型电路(例如,模拟电路和存储器)的晶片的应用。管芯包括电连接器(例如,暴露的导体或垫),该电连接器接触并连接晶片上的互反连接器。为了成功键合,连接器需要在键合之前彼此对齐,使得当管芯键合到晶片时形成可靠的电连接。然而,随着装置几何形状继续收缩,在键合之前将管芯对齐到晶片(并且更具体地讲,每个的连接器)变得更困难,这使得两者之间的电连接要在键合发生的时刻进行。获得所期望的对齐可能需要非常昂贵和复杂的对齐设备。此外,将连接器按压在一起并不总是产生立即和/或持久的电连接。
已提出一种解决方案,其中在键合部位附近形成对齐结构,以在键合期间引导未对齐的管芯适当对齐。当管芯被降低到晶片上时,如果存在任何不对齐,则管芯物理地命中对齐结构并通过该物理接触横向移动,使得在管芯到达晶片时,两者均适当地彼此对齐。使用该对齐技术的常规尝试已针对对齐结构使用诸如Al、二氧化硅或氮化硅之类的材料。然而,这些材料缺乏足够的弹性以在物理接触时有效地引导管芯(对对齐结构和管芯均存在过度损坏),并且难以使用此类材料形成足够深的对齐结构。管芯与此类刚性对齐结构的碰撞不会有效地将管芯引导到适当位置。中国专利公开CN 102403308提出针对对齐结构使用聚合物,但其未确定任何具体的聚合物来实施该方案。虽然许多类型的聚合物比Al、氧化物或氮化物更具弹性,但是它们在键合期间所必需的高温下过于柔软(例如大于100C)以致不能充当对齐结构,并且它们通常在此类温度下燃烧。
需要一种对齐结构和技术,该对齐结构和技术将管芯可靠地对齐,而不使用昂贵且复杂的对齐设备,但在其键合在一起时有效地允许在管芯与晶片之间产生电连接。
发明内容
上述问题和需要通过将第一基底键合到第二基底的方法来解决,其中第一基底包括在第一基底的顶部表面上的第一电接触件,并且其中第二基底包括在第二基底的底部表面上的电接触件。该方法包括在第一基底的顶部表面上形成聚酰亚胺块,其中聚酰亚胺块具有圆形的上角,并且将第一基底的顶部表面和第二基底的底部表面朝彼此垂直移动,直至第一电接触件邻接第二电接触件,其中在移动期间,第二基底与聚酰亚胺的圆形的上角接触,致使第一基底和第二基底相对于彼此横向移动。
一种将第一基底键合到第二基底的方法,其中第一基底包括在第一基底的顶部表面上的第一电接触件,并且其中第二基底包括在第二基底的底部表面上的第二电接触件。该方法包括:在第一基底的顶部表面上方和第一电接触件上方形成第一材料;形成延伸穿过第一材料的过孔以暴露第一电接触件;在过孔中形成Sn-Cu材料;在第一基底的顶部表面上方形成聚酰亚胺层;选择性地移除聚酰亚胺层的一个或多个部分;在第一基底的顶部表面上留下聚酰亚胺块,其中聚酰亚胺块具有圆形的上角;并且使第一基底的顶部表面和第二基底的底部表面朝向彼此垂直移动,直到Sn-Cu材料邻接第二电接触件,其中在移动期间,第二基底与聚酰亚胺的圆形的上角接触,致使第一基底和第二基底相对于彼此横向移动。
一种键合组件,该键合组件包括:具有顶部表面的第一基底和在该顶部表面上的第一电接触件;具有底部表面的第二基底和在该底部表面上的第二电接触件;以及多个Sn-Cu材料块,所述多个Sn-Cu材料块各自设置在第一电接触件中的一个与第二电接触件中的一个之间并且与第一电接触件的一个和第二电接触件的一个电接触。
通过查看说明书、权利要求书和附图,本发明的其他目的和特征将变得显而易见。
附图说明
图1至图9为示出形成聚酰亚胺对齐结构的步骤的横截面侧视图。
图10至图15是示出将管芯对齐和键合到晶片的步骤的侧面横截面侧视图。
具体实施方式
本发明是一种对齐和电连接技术和用于将管芯的底部表面键合到晶片的顶部表面的对齐结构。晶片可包括基底10,在该基底上形成有电路和其他导电元件并且该基底示于图1中(而不示出在其上形成的电路),并且包括在基底的顶部表面上的竖直延伸的金属接触件12。为了有利于金属接触件12与管芯之间的键合和电连接,在结构上形成一层绝缘材料层14(例如,层间电介质IMD)并平面化,如图2所示。过孔16形成于绝缘体14中,其中每个过孔16向下延伸至并暴露金属接触件12中的一个,如图3所示。过孔16可使用光刻工艺形成,其中光致抗蚀剂在绝缘体14上形成并且使用掩模有选择地暴露和显影。然后移除光致抗蚀剂的选择性部分,在每个金属接触件上方暴露绝缘体14。然后在绝缘体14的暴露部分上进行蚀刻,以在其中产生过孔16。
将Sn-Cu合金层沉积在结构上,填充过孔16。然后使用化学机械抛光(CMP)干蚀刻或向后抛光Sn-Cu合金,使得Sn-Cu合金从绝缘体14的顶部表面移除,但留下填充有Sn-Cu接触件18的过孔,如图4所示。在结构上形成钝化层20(无机材料如氧化物或氮化物)。铝垫22可通过选择性地蚀刻穿过钝化层20来在Sn-Cu接触件18上形成,使用铝覆盖结构并在除了钝化层被蚀刻的地方进行铝蚀刻以移除铝,如图5所示。
在该结构上形成第二钝化层24,如图6中所示。该第二钝化层由聚酰亚胺形成。聚酰亚胺24的选择性部分24a在光刻工艺期间暴露于光子,如图7所示。另外地,可使用整个晶片接触掩模来进行该图案化。移除聚酰亚胺24的暴露部分24a,围绕将键合到管芯的Sn-Cu接触件18留下聚酰亚胺的环24b,如图8所示。将聚酰亚胺的环24b固化,制圆其边缘,使得其上角24c逐渐渐变小。通过蚀刻移除环内部的钝化层20,暴露Sn-Cu接触件18,如图9所示。围绕Sn-Cu接触件的所得对齐结构26包括在钝化材料的环20上的聚酰亚胺的环24b,该聚酰亚胺的环具有相对于SN-Cu接触件的总高度H。在非限制性示例中,对齐结构的总高度H能够是15μm至20μm。
使用机械-机器人辅助的粗对齐,将管芯30(例如,具有底部表面电接触件32的300mm管芯,优选地由铜制成)放置在晶片上并且尽可能地对齐晶片以键合。如图10所示,可存在一些初始横向不对齐。如图11至图13所示,当管芯30在未对齐状态下降低时,其与对齐结构26的聚酰亚胺24b的锥形角24c接触,其中聚酰亚胺吸收冲击(图11),并且聚酰亚胺的锥形角24c的倾斜轮廓横向偏转管芯(图12),在其到达晶片时将其引导向其适当对齐(图13)。在最终放置之后,晶片的Sn-Cu接触件18与管芯30上的对应接触件32电接触。优选地施加一定量的力,将管芯30压在晶片上,并且施加热量,直到晶片的Sn-Cu接触件18自动焊接至管芯30的铜接触件32(即,通过在接触件18和接触件32之间产生焊料键合34,如图14所示)。冷却后,键合完成,其中焊料键合34将晶片接触件18和管芯接触件32连接在一起。如图15所示,导线36可在管芯30键合到位后连接到铝接触件22。
使用聚酰亚胺将管芯引导到位(使用适当的机械对齐)具有许多优点。即使具有较小的装置的几何形状,它也允许使用适当形成的电连接将管芯可靠地键合到晶片。聚酰亚胺在高且不易碎的对齐结构(如环)中是感光光可显影的。感光聚酰亚胺显影,并且可在没有额外蚀刻的情况下使用。聚酰亚胺还用作掩模层,以蚀刻钝化层,以暴露Sn-Cu接触件。对齐结构26包括无机碱(即,钝化层20)加上有机上部(即,作为弹性材料的聚酰亚胺顶部部分24b,以与管芯接触、吸收初始接触件的一些冲击并提供对齐校正横向力)。聚酰亚胺24b的锥形侧壁24c有效引导管芯30,同时最小化对任一结构的损坏。过孔与过孔连接的对齐公差大于开口和对齐环临界尺寸限值的变化。在一些情况下,对环和边缘过孔可能存在一些损坏,这就是聚酰亚胺24b优选地牺牲的意义:在键合后优选地全部移除的的原因。此外,在一些应用中,可能期望与聚酰亚胺环相邻的一个或多个电接触件为虚拟接触件,并且实际上不用于电信号(即,没有电连接)。
使用Sn-Cu合金接触件用于自动焊接也具有许多优点。它对于高密度键合(例如,每个管芯数千个键合)可靠地提供电连接形成,并且与聚酰亚胺对齐结构相容。Sn-Cu接触件简单地通过施加热量(以及任选地一些压缩力)形成与管芯的对应铜接触件的焊料连接。Sn-Cu材料具有足够低的熔点以允许在晶片与管芯之间自焊接,而不需要可能损坏晶片或管芯的较高温度。Sn对Cu的相对百分比可以变化。百分比太大的Sn将使CMP困难,并且百分比太大的Cu将使得蚀刻困难。已确定,0.5%至5%Cu和95%至99.5%Sn作为总组合物范围的百分比在足够低的温度下达到CMP加工,蚀刻工艺和有效自焊料形成之间的总组合物百分比的理想平衡。虽然使用均一化沉积的Sn-Cu合金材料来形成接触件18是优选的,但也可通过沉积Sn和Cu的交替和重复的离散层来形成接触件18。然后,将进行退火,使得Sn与Cu合金化。
应当理解,本发明不限于上述的和在本文中示出的实施方案,而是涵盖在任何权利要求书的范围内的任何和所有变型形式。举例来说,本文中对本发明的提及并不意在限制任何权利要求书或权利要求术语的范围,而是仅参考可由这些权利要求中的一项或多项权利要求涵盖的一个或多个特征。上文所述的材料、工艺和数值的示例仅为示例性的,而不应视为限制权利要求书。此外,虽然聚酰亚胺对齐结构可以为在围绕管芯放置的位置的连续环,但其不必为环形的(例如,可为正方形或与管芯的形状匹配或相容的任何其它形状),并且其无需是连续的(例如,其可为具有部分环形状的聚酰亚胺对齐结构的一个或多个单独的块,在接触件的相对侧上具有多个聚酰亚胺块等)。使用Sn-Cu的自焊接方案可在不实现聚酰亚胺对齐结构的情况下实现,反之亦然,然而它们一起使用则会提供优于现有技术的管芯/晶片键合技术的显著优点。将管芯降低到晶片上包括将管芯底部表面朝晶片顶部表面垂直移动。然而,将这些表面放置接触可广泛地通过将两个表面朝彼此垂直移动来实现,这可通过将管芯朝向固定晶片移动、将晶片朝向固定管芯移动或同时使管芯和晶片朝彼此移动来实现。最后,聚酰亚胺对齐结构可在没有潜在的钝化层22的情况下实现。
应当指出的是,如本文所用,术语“在…上方”和“在…上”均包括性地包括“直接在…上”(之间没有设置中间材料、元件或空间)和“间接在…上”(之间设置有中间材料、元件或空间)。类似地,术语“相邻”包括“直接相邻”(之间没有设置中间材料、元件或空间)和“间接相邻”(之间设置有中间材料、元件或空间),“被安装到”包括“被直接安装到”(之间没有设置中间材料、元件或空间)和“被间接安装到”(之间设置有中间材料、元件或空间),并且“被电连接到”包括“被直接电连接到”(之间没有将元件电连接在一起的中间材料或元件)和“被间接电连接到”(之间有将元件电连接在一起的中间材料或元件)。例如,“在衬底上方”形成元件可包括在两者间无中间材料/元件的情况下直接在衬底上形成该元件,以及在两者间有一种或多种中间材料/元件的情况下间接在衬底上形成该元件。
Claims (23)
1.一种将第一基底键合到第二基底的方法,其中所述第一基底包括在所述第一基底的顶部表面上的第一电接触件,并且其中所述第二基底包括位于所述第二基底的底部表面上的第二电接触件,所述方法包括:
在所述第一基底的所述顶部表面上形成聚酰亚胺块,其中所述聚酰亚胺块具有圆形的上角;以及
将所述第一基底的顶部表面和所述第二基底的底部表面朝彼此垂直移动,直至所述第一电接触件邻接所述第二电接触件,其中在所述移动期间,所述第二基底与所述聚酰亚胺的圆形的上角接触,致使所述第一基底和所述第二基底相对于彼此横向移动。
2.根据权利要求1所述的方法,其中所述聚酰亚胺块具有环形形状,所述环形形状环绕所述第一电接触件。
3.根据权利要求1所述的方法,还包括:
形成设置在所述聚酰亚胺块与所述第一基底之间的无机材料层。
4.根据权利要求3所述的方法,其中所述无机材料为以下中的一种:氧化物和氮化物。
5.根据权利要求1所述的方法,其中所述第一电接触件中的每个包括Sn-Cu材料。
6.根据权利要求1所述的方法,其中所述Sn-Cu材料包括按所述总组合物的百分比介于0.5%至5%之间的Cu。
7.根据权利要求5所述的方法,其中所述第一电接触件中的每个还包括与所述Sn-Cu材料接触的金属块。
8.根据权利要求5所述的方法,还包括:
将热量施加到所述第一电接触件和所述第二电接触件,使得在所述第一电接触件中的每个与所述第二电接触件中的一个之间形成焊料连接。
9.根据权利要求1所述的方法,还包括:
在所述移动之后移除所述聚酰亚胺块。
10.根据权利要求1所述的方法,其中所述第一基底包括在所述顶部表面上的第三电接触件,所述方法还包括:
在所述第三电接触件上形成铝垫,其中所述聚酰亚胺块的一部分直接位于所述铝垫上;以及
将导线连接到所述铝垫。
11.根据权利要求1所述的方法,其中所述聚酰亚胺块的形成包括:
在所述第一基底的顶部表面上形成聚酰亚胺层;
将所述聚酰亚胺层的部分暴露于光;以及
移除所述聚酰亚胺层的暴露于光的所述部分。
12.一种将第一基底键合到第二基底的方法,其中所述第一基底包括在所述第一基底的顶部表面上的第一电接触件,并且其中所述第二基底包括在所述第二基底的底部表面上的第二电接触件,所述方法包括:
在所述第一基底的顶部表面上且在所述第一电接触件上形成第一材料;
形成延伸穿过所述第一材料的过孔,以暴露所述第一电接触件;
在所述过孔中形成Sn-Cu材料;
在所述第一基底的所述顶部表面上形成聚酰亚胺层;
选择性地移除所述聚酰亚胺层的一个或多个部分,在所述第一基底的所述顶部表面上留下所述聚酰亚胺块,其中所述聚酰亚胺块具有圆形的上角;以及
使所述第一基底的顶部表面和所述第二基底的底部表面朝彼此垂直移动,直至所述Sn-Cu材料邻接所述第二电接触件,其中在所述移动期间,所述第二基底与所述聚酰亚胺的圆形的上角接触,致使所述第一基底和所述第二基底相对于彼此横向移动。
13.根据权利要求12所述的方法,其中所述聚酰亚胺块具有环形形状,所述环形形状环绕所述第一电接触件。
14.根据权利要求12所述的方法,还包括:
在所述聚酰亚胺块与所述第一基底之间形成无机材料层。
15.根据权利要求14所述的方法,其中所述无机材料为以下中的一种:氧化物和氮化物。
16.根据权利要求12所述的方法,其中所述Sn-Cu材料包括按总组合物的百分比介于0.5%至5%之间的Cu。
17.根据权利要求12所述的方法,还包括:
将热量施加到所述Sn-Cu材料,使得在所述Sn-Cu材料与所述第二电接触件之间形成焊料连接。
18.根据权利要求12所述的方法,其中所述Sn-Cu材料的所述形成包括:
形成Sn材料和Cu材料的离散的交替层;以及
使所述交替层退火,使得所述Sn材料层与所述Cu材料层形成合金。
19.根据权利要求12所述的方法,其中所述Sn-Cu材料的所述形成包括:
在所述第一材料上和所述过孔中形成Sn-Cu合金层;以及
在所述第一材料上去除所述Sn-Cu合金层,同时将所述Sn-Cu合金留在所述过孔中。
20.根据权利要求12所述的方法,其中所述第一基底包括在所述顶部表面上的第三电接触件,所述方法还包括:
在所述第三电接触件上形成铝垫,其中所述聚酰亚胺块的一部分直接位于所述铝垫上;以及
将导线连接到所述铝垫。
21.根据权利要求12所述的方法,还包括:
在所述移动之后移除所述聚酰亚胺块。
22.一种键合组件,包括:
具有顶部表面的第一基底和在所述顶部表面上的第一电接触件;
具有底部表面的第二基底和在所述底部表面上的第二电接触件;和
多个Sn-Cu材料块,所述多个Sn-Cu材料块各自设置在所述第一电接触件的一个与所述第二电接触件的一个之间并且与所述第一电接触件的一个和所述第二电接触件的一个电接触。
23.根据权利要求22所述的键合组件,其中所述Sn-Cu材料块中的每个包括按总组合物的百分比介于0.5%至5%之间的Cu。
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201762477963P | 2017-03-28 | 2017-03-28 | |
US62/477,963 | 2017-03-28 | ||
US15/921,563 US10381330B2 (en) | 2017-03-28 | 2018-03-14 | Sacrificial alignment ring and self-soldering vias for wafer bonding |
US15/921,563 | 2018-03-14 | ||
PCT/US2018/022720 WO2018182990A1 (en) | 2017-03-28 | 2018-03-15 | Sacrificial alignment ring and self-soldering vias for wafer bonding |
Publications (2)
Publication Number | Publication Date |
---|---|
CN110383457A true CN110383457A (zh) | 2019-10-25 |
CN110383457B CN110383457B (zh) | 2023-04-18 |
Family
ID=63669772
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201880016093.3A Active CN110383457B (zh) | 2017-03-28 | 2018-03-15 | 用于晶片键合的牺牲对齐环和自焊接过孔 |
Country Status (7)
Country | Link |
---|---|
US (1) | US10381330B2 (zh) |
EP (1) | EP3602618A4 (zh) |
JP (1) | JP7011665B2 (zh) |
KR (1) | KR102193853B1 (zh) |
CN (1) | CN110383457B (zh) |
TW (1) | TWI667729B (zh) |
WO (1) | WO2018182990A1 (zh) |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11189600B2 (en) | 2019-12-11 | 2021-11-30 | Samsung Electronics Co., Ltd. | Method of forming sacrificial self-aligned features for assisting die-to-die and die-to-wafer direct bonding |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5767009A (en) * | 1995-04-24 | 1998-06-16 | Matsushita Electric Industrial Co., Ltd. | Structure of chip on chip mounting preventing from crosstalk noise |
US20040137707A1 (en) * | 2003-01-13 | 2004-07-15 | Aptos Corporation | Flat-top bumping structure and preparation method |
WO2004077545A1 (de) * | 2003-02-28 | 2004-09-10 | Infineon Technologies Ag | Halbleiterchip zum aufbau eines halbleiterchipstapels |
CN1723551A (zh) * | 2003-01-16 | 2006-01-18 | 索尼株式会社 | 半导体器件及其制造方法 |
US20090146282A1 (en) * | 2007-12-07 | 2009-06-11 | Stats Chippac, Ltd. | Semiconductor Package and Method of Forming Similar Structure for Top and Bottom Bonding Pads |
CN102687604A (zh) * | 2009-11-12 | 2012-09-19 | Ati科技无限责任公司 | 带有偏移通孔的电路板 |
US20130256913A1 (en) * | 2012-03-30 | 2013-10-03 | Bryan Black | Die stacking with coupled electrical interconnects to align proximity interconnects |
US20150228587A1 (en) * | 2014-02-13 | 2015-08-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Concentric Bump Design for the Alignment in Die Stacking |
CN106057758A (zh) * | 2015-04-14 | 2016-10-26 | 台湾积体电路制造股份有限公司 | 用于晶圆级封装件的互连结构及其形成方法 |
Family Cites Families (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5770889A (en) | 1995-12-29 | 1998-06-23 | Lsi Logic Corporation | Systems having advanced pre-formed planar structures |
US6110806A (en) | 1999-03-26 | 2000-08-29 | International Business Machines Corporation | Process for precision alignment of chips for mounting on a substrate |
ITTO20010086A1 (it) * | 2001-01-30 | 2002-07-30 | St Microelectronics Srl | Procedimento per sigillare e connettere parti di microsistemi elettromeccanici, fluidi, ottici e dispositivo cosi' ottenuto. |
JP2006270075A (ja) * | 2005-02-22 | 2006-10-05 | Nec Electronics Corp | 半導体装置 |
US8525333B2 (en) * | 2008-03-17 | 2013-09-03 | Renesas Electronics Corporation | Electronic device and manufacturing method therefor |
JP2009246218A (ja) * | 2008-03-31 | 2009-10-22 | Renesas Technology Corp | 半導体装置の製造方法および半導体装置 |
CN102403308A (zh) | 2010-09-13 | 2012-04-04 | 上海新储集成电路有限公司 | 一种不对称多芯片系统级集成封装器件及其封装方法 |
US8710654B2 (en) * | 2011-05-26 | 2014-04-29 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method thereof |
US8552567B2 (en) | 2011-07-27 | 2013-10-08 | Micron Technology, Inc. | Semiconductor die assemblies, semiconductor devices including same, and methods of fabrication |
US20130241057A1 (en) * | 2012-03-14 | 2013-09-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods and Apparatus for Direct Connections to Through Vias |
US9196532B2 (en) * | 2012-06-21 | 2015-11-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit packages and methods for forming the same |
CN102937945B (zh) | 2012-10-24 | 2015-10-28 | 上海新储集成电路有限公司 | 一种上下堆叠多颗芯片时减少芯片间互连线的方法 |
CN102891114B (zh) | 2012-10-24 | 2015-01-28 | 上海新储集成电路有限公司 | 一种上下堆叠的片上系统芯片的制作方法 |
CN102916915A (zh) | 2012-10-24 | 2013-02-06 | 上海新储集成电路有限公司 | 一种在堆叠芯片之间传输超高速信号的方法 |
CN102945823B (zh) | 2012-10-24 | 2015-05-27 | 上海新储集成电路有限公司 | 一种减小堆叠芯片上互连输入输出管脚面积的方法 |
CN102970254B (zh) | 2012-10-25 | 2015-03-04 | 上海新储集成电路有限公司 | 一种提高堆叠芯片系统中芯片之间信号传输效率的方法 |
CN102931167A (zh) | 2012-10-25 | 2013-02-13 | 上海新储集成电路有限公司 | 一种在堆叠芯片之间传输驱动大电流信号的方法 |
CN103019303B (zh) | 2012-12-26 | 2016-02-10 | 上海新储集成电路有限公司 | 时序路径上保持时间的调节装置与方法 |
KR101489209B1 (ko) * | 2013-08-26 | 2015-02-04 | 에스에프씨 주식회사 | 유기 전계 발광 소자 및 이의 제조방법 |
JPWO2016199437A1 (ja) * | 2015-06-12 | 2018-03-29 | 株式会社ソシオネクスト | 半導体装置 |
CN105468569A (zh) | 2015-11-17 | 2016-04-06 | 上海新储集成电路有限公司 | 一种包含大容量非易失性存储器的嵌入式系统 |
US9802274B2 (en) * | 2016-03-21 | 2017-10-31 | Indium Corporation | Hybrid lead-free solder wire |
-
2018
- 2018-03-14 US US15/921,563 patent/US10381330B2/en active Active
- 2018-03-15 CN CN201880016093.3A patent/CN110383457B/zh active Active
- 2018-03-15 JP JP2019553248A patent/JP7011665B2/ja active Active
- 2018-03-15 KR KR1020197027529A patent/KR102193853B1/ko active IP Right Grant
- 2018-03-15 EP EP18775393.4A patent/EP3602618A4/en not_active Withdrawn
- 2018-03-15 WO PCT/US2018/022720 patent/WO2018182990A1/en unknown
- 2018-03-27 TW TW107110532A patent/TWI667729B/zh active
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5767009A (en) * | 1995-04-24 | 1998-06-16 | Matsushita Electric Industrial Co., Ltd. | Structure of chip on chip mounting preventing from crosstalk noise |
US20040137707A1 (en) * | 2003-01-13 | 2004-07-15 | Aptos Corporation | Flat-top bumping structure and preparation method |
CN1723551A (zh) * | 2003-01-16 | 2006-01-18 | 索尼株式会社 | 半导体器件及其制造方法 |
WO2004077545A1 (de) * | 2003-02-28 | 2004-09-10 | Infineon Technologies Ag | Halbleiterchip zum aufbau eines halbleiterchipstapels |
US20090146282A1 (en) * | 2007-12-07 | 2009-06-11 | Stats Chippac, Ltd. | Semiconductor Package and Method of Forming Similar Structure for Top and Bottom Bonding Pads |
CN102687604A (zh) * | 2009-11-12 | 2012-09-19 | Ati科技无限责任公司 | 带有偏移通孔的电路板 |
US20130256913A1 (en) * | 2012-03-30 | 2013-10-03 | Bryan Black | Die stacking with coupled electrical interconnects to align proximity interconnects |
US20150228587A1 (en) * | 2014-02-13 | 2015-08-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Concentric Bump Design for the Alignment in Die Stacking |
CN106057758A (zh) * | 2015-04-14 | 2016-10-26 | 台湾积体电路制造股份有限公司 | 用于晶圆级封装件的互连结构及其形成方法 |
Also Published As
Publication number | Publication date |
---|---|
EP3602618A1 (en) | 2020-02-05 |
US20180286836A1 (en) | 2018-10-04 |
KR20190117702A (ko) | 2019-10-16 |
US10381330B2 (en) | 2019-08-13 |
CN110383457B (zh) | 2023-04-18 |
TW201842619A (zh) | 2018-12-01 |
KR102193853B1 (ko) | 2020-12-23 |
JP7011665B2 (ja) | 2022-01-26 |
TWI667729B (zh) | 2019-08-01 |
EP3602618A4 (en) | 2021-04-21 |
WO2018182990A1 (en) | 2018-10-04 |
JP2020512697A (ja) | 2020-04-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7307337B2 (en) | Resin-molded semiconductor device having posts with bumps and method for fabricating the same | |
US5509203A (en) | Method for manufacturing a sheet formed connector for inspection of an integrated circuit | |
JP5366674B2 (ja) | 実装構造体および実装方法 | |
KR101266642B1 (ko) | 집적 회로 및 본드 패드 형성 방법 | |
JP5268752B2 (ja) | 半導体パッケージ及びその製造方法 | |
TW201243972A (en) | Semiconductor chip with supportive terminal pad | |
US6756305B1 (en) | Stacked dice bonded with aluminum posts | |
US6791196B2 (en) | Semiconductor devices with bonding pads having intermetal dielectric layer of hybrid configuration and methods of fabricating the same | |
US7067350B1 (en) | Method of manufacturing a semiconductor device using electrical contacts formed in an isolation layer | |
CN103824867A (zh) | 电连接晶圆的方法和用该方法制造的半导体设备 | |
US20140103522A1 (en) | Semiconductor substrate, semiconductor device, and method of manfacturing semiconductor substrate | |
US6881654B2 (en) | Solder bump structure and laser repair process for memory device | |
US7514340B2 (en) | Composite integrated device and methods for forming thereof | |
CN110383457A (zh) | 用于晶片键合的牺牲对齐环和自焊接过孔 | |
JP4342892B2 (ja) | 半導体装置およびその製造方法 | |
US11923292B2 (en) | Semiconductor device and method of fabricating the same | |
US9373526B2 (en) | Chip package and method for forming the same | |
CN113594047A (zh) | 具有应力缓冲作用的微凸点芯片封装结构及其制备方法 | |
JP2006332694A (ja) | 半導体表面上に金属バンプを形成する方法 | |
US20230078980A1 (en) | Thermal pad, semiconductor chip including the same and method of manufacturing the semiconductor chip | |
US20230268197A1 (en) | Substrate structure, and fabrication and packaging methods thereof | |
JP2011018672A (ja) | 半導体装置およびその製造方法 | |
TW546793B (en) | Solder bump structure and laser repair process for memory device | |
JP2004200198A (ja) | 半導体装置およびその製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PB01 | Publication | ||
PB01 | Publication | ||
SE01 | Entry into force of request for substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
GR01 | Patent grant | ||
GR01 | Patent grant |