CN104733541B - 导电结构及其制作方法、阵列基板、显示装置 - Google Patents

导电结构及其制作方法、阵列基板、显示装置 Download PDF

Info

Publication number
CN104733541B
CN104733541B CN201510124556.6A CN201510124556A CN104733541B CN 104733541 B CN104733541 B CN 104733541B CN 201510124556 A CN201510124556 A CN 201510124556A CN 104733541 B CN104733541 B CN 104733541B
Authority
CN
China
Prior art keywords
metal film
side wall
copper metal
conductive structure
film
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN201510124556.6A
Other languages
English (en)
Other versions
CN104733541A (zh
Inventor
操彬彬
林致远
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
BOE Technology Group Co Ltd
Hefei Xinsheng Optoelectronics Technology Co Ltd
Original Assignee
BOE Technology Group Co Ltd
Hefei Xinsheng Optoelectronics Technology Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by BOE Technology Group Co Ltd, Hefei Xinsheng Optoelectronics Technology Co Ltd filed Critical BOE Technology Group Co Ltd
Priority to CN201510124556.6A priority Critical patent/CN104733541B/zh
Priority to US14/744,308 priority patent/US9716113B2/en
Publication of CN104733541A publication Critical patent/CN104733541A/zh
Application granted granted Critical
Publication of CN104733541B publication Critical patent/CN104733541B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/124Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or layout of the wiring layers specially adapted to the circuit arrangement, e.g. scanning lines in LCD pixel circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/12Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
    • H01L27/1214Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
    • H01L27/1259Multistep manufacturing methods
    • H01L27/1262Multistep manufacturing methods with a particular formation, treatment or coating of the substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/45Ohmic electrodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/45Ohmic electrodes
    • H01L29/456Ohmic electrodes on silicon
    • H01L29/458Ohmic electrodes on silicon for thin film silicon, e.g. source or drain electrode
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/49Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
    • H01L29/4908Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET for thin film semiconductor, e.g. gate of TFT

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Ceramic Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Devices For Indicating Variable Information By Combining Individual Elements (AREA)

Abstract

本发明提供了一种导电结构及其制作方法、阵列基板、显示装置,该导电结构的制作方法包括:在基板上依次形成阻挡金属薄膜、与所述阻挡金属薄膜层叠设置的铜金属薄膜;在所述铜金属薄膜上形成预设的光刻胶图案;对所述阻挡金属薄膜以及所述铜金属薄膜进行刻蚀;对所述刻蚀后所述阻挡金属薄膜中暴露出的侧壁以及所述铜金属薄膜中暴露出的侧壁进行氧化处理;采用剥离液剥离所述光刻胶图案。本发明实施方式提供的导电结构的制作方法,通过在采用湿法剥离工艺去除导电结构上的光刻胶前,对导电结构暴露出的侧壁进行氧化处理,使侧壁形成均一的金属氧化层,在进行湿法剥离时,能够有效改善铜金属薄膜与阻挡金属薄膜之间的界面分离现象。

Description

导电结构及其制作方法、阵列基板、显示装置
技术领域
本发明涉及显示领域,尤其涉及一种导电结构及其制作方法、阵列基板、显示装置。
背景技术
液晶显示面板因其质量轻、功耗低,辐射小、能大量节省空间等优点,现已取代传统的阴极射线管显示器,广泛应用于各个显示领域,如家庭、公共场所、办公场及个人电子相关产品等。
现有的液晶显示面板主要包括彩膜基板、阵列基板以及两基板之间的液晶层,随着液晶显示面板尺寸的增大以及显示性能要求的提高,要求阵列基板上的栅线和数据线具有更低的电阻,而采用铝制作的配线由于电阻系数较高,已经不能满足显示性能的要求,而铜的电阻系数比铝的电阻系数低的多,因此,使用铜作为栅线和数据线将成为今后的主流选择,目前,在采用铜制作阵列基板上配线的过程中,为了防止铜的扩散并增加其粘附力,一般需在铜金属薄膜的下方设置阻挡金属薄膜,然而,由于在不同金属之间的界面,其原子排列较不规则,因此界面能较大,当对铜金属薄膜及其下方的阻挡金属薄膜刻蚀完毕后,通过剥离液去除其上的剩余光刻胶时,与剥离液的接触很容易造成如图1所示的铜金属薄膜与阻挡金属薄膜之间的界面分离现象(undercut),从而影响产品品质。
发明内容
(一)要解决的技术问题
本发明要解决的技术问题是如何解决在采用铜材料制作阵列基板上配线的过程中发生的铜金属薄膜与阻挡金属薄膜之间的界面分离现象。
(二)技术方案
为解决上述技术问题,本发明的技术方案提供了一种导电结构的制作方法,包括:
在基板上依次形成阻挡金属薄膜、与所述阻挡金属薄膜层叠设置的铜金属薄膜;
在所述铜金属薄膜上形成预设的光刻胶图案;
对所述阻挡金属薄膜以及所述铜金属薄膜进行刻蚀;
对所述刻蚀后所述阻挡金属薄膜中暴露出的侧壁以及所述铜金属薄膜中暴露出的侧壁进行氧化处理,以在所述阻挡金属薄膜中暴露出的侧壁以及所述铜金属薄膜中暴露出的侧壁分别生成对应的金属氧化物层;
采用剥离液剥离所述光刻胶图案。
进一步地,所述阻挡金属薄膜的材料为Mo、MoNb或MoTi。
进一步地,对所述刻蚀后所述阻挡金属薄膜中暴露出的侧壁以及所述铜金属薄膜中暴露出的侧壁进行氧化处理包括:对所述阻挡金属薄膜中暴露出的侧壁以及所述铜金属薄膜中暴漏出的侧壁进行氧等离子体处理。
进一步地,对所述刻蚀后所述阻挡金属薄膜中暴露出的侧壁以及所述铜金属薄膜中暴露出的侧壁进行氧化处理包括:对所述阻挡金属薄膜中暴露出的侧壁以及所述铜金属薄膜中暴漏出的侧壁进行臭氧处理。
进一步地,对所述刻蚀后所述阻挡金属薄膜中暴露出的侧壁以及所述铜金属薄膜中暴露出的侧壁进行氧化处理包括:将所述阻挡金属薄膜中暴露出的侧壁以及所述铜金属薄膜中暴漏出的侧壁置于空气中后加热处理。
为解决上述技术问题,本发明还提供了一种导电结构,包括层叠设置的阻挡金属层和铜金属层,且所述阻挡金属层的侧壁上和所述铜金属层的侧壁上分别形成有对应的金属氧化层。
进一步地,所述阻挡金属层的材料为Mo、MoNb或MoTi。
为解决上述技术问题,本发明还提供了一种阵列基板,包括栅线、数据线、源极、漏极、栅极,所述栅线、所述数据线、所述源极、所述漏极、所述栅极中至少一者为上述的导电结构。
为解决上述技术问题,本发明还提供了一种显示装置,包括上述的阵列基板。
(三)有益效果
本发明提供的导电结构的制作方法,通过在采用湿法剥离工艺去除导电结构上的光刻胶前,对导电结构暴露出的侧壁进行氧化处理,使侧壁形成均一的金属氧化层,减小了两金属层之间的界面与上下膜层之间的差异性,在进行湿法剥离时,减小水气药液残留造成腐蚀的可能性,有效改善铜金属薄膜与阻挡金属薄膜之间的界面分离现象(undercut),增加组件稳定性。
附图说明
图1是现有技术中在采用铜材料制作阵列基板上配线的过程中发生的铜金属薄膜与阻挡金属薄膜之间的界面分离现象的示意图;
图2是本发明实施方式提供的一种导电结构的制作方法的流程图;
图3~图7是本发明实施方式提供的一种制作导电结构的示意图。
具体实施方式
下面结合附图和实施例,对本发明的具体实施方式作进一步详细描述。以下实施例用于说明本发明,但不用来限制本发明的范围。
图2是本发明实施方式提供的一种导电结构的制作方法的流程图,该导电结构的制作方法包括步骤S1~S5:
S1:在基板上依次形成阻挡金属薄膜、与所述阻挡金属薄膜层叠设置的铜金属薄膜,具体地,如图3所示,首先在基板100上形成一层阻挡金属薄膜200,其中,该阻挡金属薄膜200的材料可以为Mo(钼)、MoNb(钼铌合金)或MoTi(钼钛合金)等,而后再在该阻挡金属薄膜200上形成一层铜金属薄膜300;
S2:在所述铜金属薄膜上形成预设的光刻胶图案;具体地,可以首先在铜金属薄膜上涂覆一层光刻胶层,再采用掩膜版对光刻胶层进行曝光,使光刻胶形成光刻胶完全保留区域(对应于导电图形所在区域)和光刻胶完全去除区域(对应于导电图形之外的区域),对其显影处理后,光刻胶完全去除区域的光刻胶被完全去除,而只保留光刻胶完全保留区域的光刻胶,从而形成如图4所示的光刻胶图案400;
S3:对所述阻挡金属薄膜以及所述铜金属薄膜进行刻蚀;具体地,可以采用湿法刻蚀工艺完全刻蚀掉光刻胶完全去除区域的阻挡金属薄膜和铜金属薄膜,从而如图5所示形成所需图案的导电结构,其包括图案化的阻挡金属层210和铜金属层310;
S4:对所述刻蚀后所述阻挡金属薄膜中暴露出的侧壁以及所述铜金属薄膜中暴露出的侧壁进行氧化处理,以在所述阻挡金属薄膜中暴露出的侧壁以及所述铜金属薄膜中暴露出的侧壁分别生成对应的金属氧化物层;具体地,如图6所示,通过氧化处理后,阻挡金属层210和铜金属层310的侧壁上分别生成一层对应的金属氧化物层211和311,例如,若阻挡金属层210采用Mo(钼)材料制作而成,通过上述的氧化处理后,则在阻挡金属层210的侧壁上生成一层氧化钼层,在铜金属层310的侧壁上形成一层氧化铜层;
S5:采用剥离液剥离所述光刻胶图案,具体地,如图7所示,采用剥离液通过湿法剥离导电结构上方的光刻胶后,使得所需的导电结构完全呈现在基板上,并在由于阻挡金属层210和铜金属层310的侧壁上形成有均一的金属氧化物层,减小了两金属层之间的界面与上下膜层之间的差异性,在进行湿法剥离时,减小水气药液残留造成腐蚀的可能性,有效改善铜金属薄膜与阻挡金属薄膜之间的界面分离现象(undercut),增加组件稳定性。
优选地,在步骤S4中,可以采用(1)~(3)中的任一的方式对阻挡金属薄膜中暴露出的侧壁以及铜金属薄膜中暴露出的侧壁进行氧化处理:
(1)对阻挡金属薄膜中暴露出的侧壁以及铜金属薄膜中暴漏出的侧壁进行氧等离子体(O2plasma)处理;
(2)对阻挡金属薄膜中暴露出的侧壁以及铜金属薄膜中暴漏出的侧壁进行臭氧(O3)处理;
(3)将阻挡金属薄膜中暴露出的侧壁以及铜金属薄膜中暴漏出的侧壁置于空气中后加热处理。
本发明实施方式提供的导电结构的制作方法,通过在采用湿法剥离工艺去除导电结构上的光刻胶前,对导电结构暴露出的侧壁进行氧化处理,使侧壁形成均一的金属氧化层,减小了两金属层之间的界面与上下膜层之间的差异性,在进行湿法剥离时,减小水气药液残留造成腐蚀的可能性,有效改善铜金属薄膜与阻挡金属薄膜之间的界面分离现象(undercut),增加组件稳定性。
其中,本发明提供的上述导电结构的制作方法可用于制作阵列基板上的栅线、数据线、源极、漏极、栅极,通过上述方法,可以有效改善阵列基板上配线制作过程中发生的铜金属薄膜与阻挡金属薄膜之间的界面分离现象(undercut),提高产品的良率。
此外,本发明实施方式还提供了一种导电结构,该导电结构包括层叠设置的阻挡金属层和铜金属层,且所述阻挡金属层的侧壁上和所述铜金属层的侧壁上分别形成有对应的金属氧化层;
优选地,所述阻挡金属层的材料为Mo、MoNb或MoTi。具体地,该导电结构由上述的制作方法制作而成,通过在剥离光刻胶之前在导电结构的侧壁上形成均一的金属氧化层,从而有效改善铜金属薄膜与阻挡金属薄膜之间的界面分离现象(undercut),相比现有技术制作的导电结构,能够显著提高产品的可靠性。
另外,本发明还提供了一种阵列基板,该阵列基板包括栅线、数据线、源极、漏极、栅极,并且所述栅线、所述数据线、所述源极、所述漏极、所述栅极中至少一者为上述的导电结构。
本发明还提供了一种显示装置,包括上述的阵列基板。其中,本发明实施方式提供的显示装置可以是笔记本电脑显示屏、液晶显示器、液晶电视、数码相框、手机、平板电脑等任何具有显示功能的产品或部件。
以上实施方式仅用于说明本发明,而并非对本发明的限制,有关技术领域的普通技术人员,在不脱离本发明的精神和范围的情况下,还可以做出各种变化和变型,因此所有等同的技术方案也属于本发明的范畴,本发明的专利保护范围应由权利要求限定。

Claims (4)

1.一种导电结构的制作方法,其特征在于,包括:
在基板上依次形成阻挡金属薄膜、与所述阻挡金属薄膜层叠设置的铜金属薄膜;
在所述铜金属薄膜上形成预设的光刻胶图案;
对所述阻挡金属薄膜以及所述铜金属薄膜进行刻蚀;
对所述刻蚀后所述阻挡金属薄膜中暴露出的侧壁以及所述铜金属薄膜中暴露出的侧壁进行氧化处理,以在所述阻挡金属薄膜中暴露出的侧壁以及所述铜金属薄膜中暴露出的侧壁分别生成对应的金属氧化物层,所述金属氧化物层可以防止所述铜金属薄膜与所述阻挡金属薄膜之间的界面分离现象;
采用剥离液剥离所述光刻胶图案;
所述阻挡金属薄膜的材料为Mo、MoNb或MoTi。
2.根据权利要求1所述的导电结构的制作方法,其特征在于,对所述刻蚀后所述阻挡金属薄膜中暴露出的侧壁以及所述铜金属薄膜中暴露出的侧壁进行氧化处理包括:对所述阻挡金属薄膜中暴露出的侧壁以及所述铜金属薄膜中暴漏出的侧壁进行氧等离子体处理。
3.根据权利要求1所述的导电结构的制作方法,其特征在于,对所述刻蚀后所述阻挡金属薄膜中暴露出的侧壁以及所述铜金属薄膜中暴露出的侧壁进行氧化处理包括:对所述阻挡金属薄膜中暴露出的侧壁以及所述铜金属薄膜中暴漏出的侧壁进行臭氧处理。
4.根据权利要求1所述的导电结构的制作方法,其特征在于,对所述刻蚀后所述阻挡金属薄膜中暴露出的侧壁以及所述铜金属薄膜中暴露出的侧壁进行氧化处理包括:将所述阻挡金属薄膜中暴露出的侧壁以及所述铜金属薄膜中暴漏出的侧壁置于空气中后加热处理。
CN201510124556.6A 2015-03-19 2015-03-19 导电结构及其制作方法、阵列基板、显示装置 Active CN104733541B (zh)

Priority Applications (2)

Application Number Priority Date Filing Date Title
CN201510124556.6A CN104733541B (zh) 2015-03-19 2015-03-19 导电结构及其制作方法、阵列基板、显示装置
US14/744,308 US9716113B2 (en) 2015-03-19 2015-06-19 Conductive structure and method of manufacturing the same, array substrate

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201510124556.6A CN104733541B (zh) 2015-03-19 2015-03-19 导电结构及其制作方法、阵列基板、显示装置

Publications (2)

Publication Number Publication Date
CN104733541A CN104733541A (zh) 2015-06-24
CN104733541B true CN104733541B (zh) 2017-12-08

Family

ID=53457244

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201510124556.6A Active CN104733541B (zh) 2015-03-19 2015-03-19 导电结构及其制作方法、阵列基板、显示装置

Country Status (2)

Country Link
US (1) US9716113B2 (zh)
CN (1) CN104733541B (zh)

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN108873526B (zh) * 2018-07-19 2021-10-26 京东方科技集团股份有限公司 阵列基板及其制造方法、显示装置
US11469109B2 (en) * 2019-03-14 2022-10-11 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor structure having metal contact features and method for forming the same
CN110415607A (zh) * 2019-07-24 2019-11-05 深圳市华星光电技术有限公司 显示面板及其制作方法
CN111834217B (zh) * 2020-07-13 2023-05-09 Tcl华星光电技术有限公司 显示面板制备方法及显示装置
CN112310121A (zh) * 2020-10-22 2021-02-02 Tcl华星光电技术有限公司 阵列基板及其制备方法、显示面板
CN112327536B (zh) * 2020-11-03 2023-10-17 Tcl华星光电技术有限公司 显示面板、显示装置

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1622300A (zh) * 2004-12-13 2005-06-01 友达光电股份有限公司 薄膜晶体管元件的制造方法
CN101752425A (zh) * 2008-11-28 2010-06-23 株式会社半导体能源研究所 半导体装置及其制造方法
CN101771072A (zh) * 2010-02-23 2010-07-07 友达光电股份有限公司 主动元件阵列基板及其制作方法

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7405149B1 (en) * 1998-12-21 2008-07-29 Megica Corporation Post passivation method for semiconductor chip or wafer
CN102664193A (zh) * 2012-04-01 2012-09-12 京东方科技集团股份有限公司 导电结构及制造方法、薄膜晶体管、阵列基板和显示装置
US9177928B1 (en) * 2014-04-24 2015-11-03 Globalfoundries Contact and solder ball interconnect

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN1622300A (zh) * 2004-12-13 2005-06-01 友达光电股份有限公司 薄膜晶体管元件的制造方法
CN101752425A (zh) * 2008-11-28 2010-06-23 株式会社半导体能源研究所 半导体装置及其制造方法
CN101771072A (zh) * 2010-02-23 2010-07-07 友达光电股份有限公司 主动元件阵列基板及其制作方法

Also Published As

Publication number Publication date
US20160276369A1 (en) 2016-09-22
US9716113B2 (en) 2017-07-25
CN104733541A (zh) 2015-06-24

Similar Documents

Publication Publication Date Title
CN104733541B (zh) 导电结构及其制作方法、阵列基板、显示装置
CN103258596B (zh) 导电薄膜的消影方法
JP2009235438A (ja) エッチング液、該エッチング液を用いたエッチング方法および被エッチング基板
CN103367166B (zh) 薄膜晶体管制备方法和系统、以及薄膜晶体管、阵列基板
TW201135566A (en) Touch screen panel and fabricating method thereof
WO2017008497A1 (zh) 氧化物薄膜晶体管的制备方法
CN105742299B (zh) 一种像素单元及其制作方法、阵列基板及显示装置
US10204933B2 (en) Thin film transistor and method for manufacturing the same, and display panel
CN106019751A (zh) 阵列基板及其制造方法、显示装置
CN102842587A (zh) 阵列基板及其制作方法、显示装置
CN107622990A (zh) 一种触控基板及其制作方法、显示装置
CN105789219B (zh) 一种用于制造显示面板的方法、显示面板以及显示装置
US10921662B2 (en) Manufacturing method of array substrate, array substrate, display panel and display device
CN104393051A (zh) 一种薄膜晶体管及其制备方法、阵列基板
US20170194361A1 (en) Electrically conductive structure and manufacturing method thereof, array substrate, display device
CN107104044A (zh) 一种电极制作方法及阵列基板的制作方法
CN103176658A (zh) 镜面液晶显示器及其制造方法
CN110794630A (zh) 一种阵列基板及其制造方法
CN104617049A (zh) 一种阵列基板及其制作方法、显示装置
CN102883541A (zh) 等离子体去夹膜方法
CN107978608A (zh) Ips型薄膜晶体管阵列基板及其制作方法
JP6652740B2 (ja) 膜付きガラス板の製造方法
CN206020894U (zh) 阵列基板及显示装置
CN203312295U (zh) 一种裸眼3d功能面板的信号基板及显示设备
CN106129062B (zh) 绝缘层的制造方法、阵列基板的制造方法及阵列基板

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant