BR112022007282A2 - Relógio de retardo de pequeno ciclo e bloco de recuperação de dados para c-phy de alta velocidade de próxima geração - Google Patents
Relógio de retardo de pequeno ciclo e bloco de recuperação de dados para c-phy de alta velocidade de próxima geraçãoInfo
- Publication number
- BR112022007282A2 BR112022007282A2 BR112022007282A BR112022007282A BR112022007282A2 BR 112022007282 A2 BR112022007282 A2 BR 112022007282A2 BR 112022007282 A BR112022007282 A BR 112022007282A BR 112022007282 A BR112022007282 A BR 112022007282A BR 112022007282 A2 BR112022007282 A2 BR 112022007282A2
- Authority
- BR
- Brazil
- Prior art keywords
- state
- signal
- clock signal
- clock
- transition
- Prior art date
Links
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/033—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/42—Bus transfer protocol, e.g. handshake; Synchronisation
- G06F13/4265—Bus transfer protocol, e.g. handshake; Synchronisation on a point to point bus
- G06F13/4273—Bus transfer protocol, e.g. handshake; Synchronisation on a point to point bus using a clocked protocol
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/42—Bus transfer protocol, e.g. handshake; Synchronisation
- G06F13/4282—Bus transfer protocol, e.g. handshake; Synchronisation on a serial bus, e.g. I2C bus, SPI bus
- G06F13/4291—Bus transfer protocol, e.g. handshake; Synchronisation on a serial bus, e.g. I2C bus, SPI bus using a clocked protocol
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/38—Synchronous or start-stop systems, e.g. for Baudot code
- H04L25/40—Transmitting circuits; Receiving circuits
- H04L25/49—Transmitting circuits; Receiving circuits using code conversion at the transmitter; using predistortion; using insertion of idle bits for obtaining a desired frequency spectrum; using three or more amplitude levels ; Baseband coding techniques specific to data transmission systems
- H04L25/4917—Transmitting circuits; Receiving circuits using code conversion at the transmitter; using predistortion; using insertion of idle bits for obtaining a desired frequency spectrum; using three or more amplitude levels ; Baseband coding techniques specific to data transmission systems using multilevel codes
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/0016—Arrangements for synchronising receiver with transmitter correction of synchronization errors
- H04L7/0033—Correction by delay
- H04L7/0037—Delay of clock signal
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/027—Speed or phase control by the received code signals, the signals containing no special synchronisation information extracting the synchronising or clock signal from the received signal spectrum, e.g. by using a resonant or bandpass circuit
- H04L7/0276—Self-sustaining, e.g. by tuned delay line and a feedback path to a logical gate
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L25/00—Baseband systems
- H04L25/02—Details ; arrangements for supplying electrical power along data transmission lines
- H04L25/14—Channel dividing arrangements, i.e. in which a single bit stream is divided between several baseband channels and reassembled at the receiver
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Spectroscopy & Molecular Physics (AREA)
- Power Engineering (AREA)
- Dc Digital Transmission (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
Abstract
RELÓGIO DE RETARDO DE PEQUENO CICLO E BLOCO DE RECUPERAÇÃO DE DADOS PARA C-PHY DE ALTA VELOCIDADE DE PRÓXIMA GERAÇÃO. São revelados métodos, aparelhos e sistemas para comunicação através de uma interface de múltiplos fios, múltiplas fases. Um método de recuperação de relógio inclui gerar um sinal de combinação que inclui pulsos de transição, cada pulso de transição sendo gerado em resposta a uma transição em um sinal de diferença representativo de uma diferença no estado de sinalização de um par de fios em um barramento de três fios. O sinal de combinação é fornecido a um circuito lógico que é configurado para fornecer um sinal de relógio como sua saída, onde os pulsos no sinal de combinação fazem com que o sinal de relógio seja acionado a um primeiro estado. O circuito lógico recebe um sinal de reinicialização que é derivado do sinal de relógio retardando-se as transições ao primeiro estado durante a passagem das transições do primeiro estado sem retardo adicional. O sinal de relógio é acionado a partir do primeiro estado após a passagem de uma transição do sinal de relógio ao primeiro estado.
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US201962925916P | 2019-10-25 | 2019-10-25 | |
US17/001,801 US11095425B2 (en) | 2019-10-25 | 2020-08-25 | Small loop delay clock and data recovery block for high-speed next generation C-PHY |
PCT/US2020/047919 WO2021080686A1 (en) | 2019-10-25 | 2020-08-26 | Small loop delay clock and data recovery block for high-speed next generation c-phy |
Publications (1)
Publication Number | Publication Date |
---|---|
BR112022007282A2 true BR112022007282A2 (pt) | 2022-07-05 |
Family
ID=75586326
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
BR112022007282A BR112022007282A2 (pt) | 2019-10-25 | 2020-08-26 | Relógio de retardo de pequeno ciclo e bloco de recuperação de dados para c-phy de alta velocidade de próxima geração |
Country Status (8)
Country | Link |
---|---|
US (2) | US11095425B2 (pt) |
EP (1) | EP4049402B1 (pt) |
JP (1) | JP2022552852A (pt) |
KR (1) | KR20220087445A (pt) |
CN (2) | CN117914461A (pt) |
BR (1) | BR112022007282A2 (pt) |
TW (1) | TWI746133B (pt) |
WO (1) | WO2021080686A1 (pt) |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11095425B2 (en) | 2019-10-25 | 2021-08-17 | Qualcomm Incorporated | Small loop delay clock and data recovery block for high-speed next generation C-PHY |
CN115129636A (zh) * | 2021-05-17 | 2022-09-30 | 广东高云半导体科技股份有限公司 | 接口桥装置及其转换方法 |
TWI804338B (zh) * | 2022-06-02 | 2023-06-01 | 國立中山大學 | 電壓及溫度變異偵測器 |
KR102694980B1 (ko) | 2024-02-08 | 2024-08-14 | 주식회사 램쉽 | 신호수신회로, 신호수신장치 및 수신신호의 클럭복원방법 |
Family Cites Families (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7099400B2 (en) | 2003-01-22 | 2006-08-29 | Agere Systems Inc. | Multi-level pulse amplitude modulation receiver |
US20060181320A1 (en) | 2005-02-11 | 2006-08-17 | International Business Machines Corporation | Circuit for optimizing the duty cycle of a received clock transmitted over a transmission line |
US8064535B2 (en) * | 2007-03-02 | 2011-11-22 | Qualcomm Incorporated | Three phase and polarity encoded serial interface |
US9313058B2 (en) * | 2013-03-07 | 2016-04-12 | Qualcomm Incorporated | Compact and fast N-factorial single data rate clock and data recovery circuits |
US9374216B2 (en) * | 2013-03-20 | 2016-06-21 | Qualcomm Incorporated | Multi-wire open-drain link with data symbol transition based clocking |
US9337997B2 (en) * | 2013-03-07 | 2016-05-10 | Qualcomm Incorporated | Transcoding method for multi-wire signaling that embeds clock information in transition of signal state |
US9137008B2 (en) * | 2013-07-23 | 2015-09-15 | Qualcomm Incorporated | Three phase clock recovery delay calibration |
US9246666B2 (en) * | 2014-03-27 | 2016-01-26 | Intel Corporation | Skew tolerant clock recovery architecture |
US9496879B1 (en) * | 2015-09-01 | 2016-11-15 | Qualcomm Incorporated | Multiphase clock data recovery for a 3-phase interface |
US9485080B1 (en) * | 2015-09-01 | 2016-11-01 | Qualcomm Incorporated | Multiphase clock data recovery circuit calibration |
US10128964B2 (en) * | 2016-03-10 | 2018-11-13 | Qualcomm Incorporated | Multiphase preamble data sequences for receiver calibration and mode data signaling |
US10742390B2 (en) * | 2016-07-13 | 2020-08-11 | Novatek Microelectronics Corp. | Method of improving clock recovery and related device |
US10419246B2 (en) * | 2016-08-31 | 2019-09-17 | Qualcomm Incorporated | C-PHY training pattern for adaptive equalization, adaptive edge tracking and delay calibration |
US9735950B1 (en) | 2016-10-18 | 2017-08-15 | Omnivision Technologies, Inc. | Burst mode clock data recovery circuit for MIPI C-PHY receivers |
US10033519B2 (en) * | 2016-11-10 | 2018-07-24 | Qualcomm Incorporated | C-PHY half-rate clock and data recovery adaptive edge tracking |
KR20180061560A (ko) | 2016-11-29 | 2018-06-08 | 삼성전자주식회사 | 통신 환경에 의존하여 지연을 조절하는 전자 회로 |
US10437744B2 (en) * | 2017-12-18 | 2019-10-08 | Intel Corporation | Reconfigurable camera serial interface |
US10298381B1 (en) | 2018-04-30 | 2019-05-21 | Qualcomm Incorporated | Multiphase clock data recovery with adaptive tracking for a multi-wire, multi-phase interface |
US10333690B1 (en) * | 2018-05-04 | 2019-06-25 | Qualcomm Incorporated | Calibration pattern and duty-cycle distortion correction for clock data recovery in a multi-wire, multi-phase interface |
US10454725B1 (en) * | 2018-09-27 | 2019-10-22 | Qualcomm Incorporated | C-PHY receiver equalization |
US11095425B2 (en) | 2019-10-25 | 2021-08-17 | Qualcomm Incorporated | Small loop delay clock and data recovery block for high-speed next generation C-PHY |
-
2020
- 2020-08-25 US US17/001,801 patent/US11095425B2/en active Active
- 2020-08-26 JP JP2022523216A patent/JP2022552852A/ja active Pending
- 2020-08-26 CN CN202410075235.0A patent/CN117914461A/zh active Pending
- 2020-08-26 CN CN202080075378.1A patent/CN114616793B/zh active Active
- 2020-08-26 WO PCT/US2020/047919 patent/WO2021080686A1/en unknown
- 2020-08-26 BR BR112022007282A patent/BR112022007282A2/pt unknown
- 2020-08-26 EP EP20771381.9A patent/EP4049402B1/en active Active
- 2020-08-26 KR KR1020227012915A patent/KR20220087445A/ko unknown
- 2020-08-26 TW TW109129215A patent/TWI746133B/zh active
-
2021
- 2021-07-09 US US17/305,542 patent/US11411711B2/en active Active
Also Published As
Publication number | Publication date |
---|---|
CN117914461A (zh) | 2024-04-19 |
US11095425B2 (en) | 2021-08-17 |
US11411711B2 (en) | 2022-08-09 |
EP4049402A1 (en) | 2022-08-31 |
US20210126765A1 (en) | 2021-04-29 |
EP4049402C0 (en) | 2023-11-22 |
WO2021080686A1 (en) | 2021-04-29 |
TW202127796A (zh) | 2021-07-16 |
KR20220087445A (ko) | 2022-06-24 |
EP4049402B1 (en) | 2023-11-22 |
CN114616793A (zh) | 2022-06-10 |
US20210336760A1 (en) | 2021-10-28 |
TWI746133B (zh) | 2021-11-11 |
CN114616793B (zh) | 2024-01-30 |
JP2022552852A (ja) | 2022-12-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
BR112022007282A2 (pt) | Relógio de retardo de pequeno ciclo e bloco de recuperação de dados para c-phy de alta velocidade de próxima geração | |
WO2017080274A1 (zh) | 多处理器系统及时钟同步方法 | |
MX2017009413A (es) | Sistemas y metodos para conmutación asincrona de linea de datos i2c. | |
CN103324546A (zh) | 一种延时喂狗的方法及装置 | |
EA201790023A3 (ru) | Система и способ рандомизации времени возбуждения источников сейсмосигнала в морской сейсморазведке | |
BR112015027965A2 (pt) | Técnica de aumento de taxa de transferência de link de dados síncrono baseada em ciclo de trabalho de sinal de dados e modulação/desmodulação de fase | |
BR112022010485A2 (pt) | Relógio de meia taxa, super-rápido, de malha aberta e recuperação de dados para interfaces c-phy de próxima geração | |
US10769038B2 (en) | Counter circuitry and methods including a master counter providing initialization data and fault detection data and wherein a threshold count difference of a fault detection count is dependent upon the fault detection data | |
WO2018072439A1 (zh) | 一种测试信号产生方法及装置、计算机存储介质 | |
CN203522730U (zh) | 总线收发器信号分离电路 | |
GB1231920A (pt) | ||
JP2009205377A (ja) | リセット制御を有する集積回路装置 | |
CN105389155B (zh) | 一种利用spi接口实现tdm音频数据接收的方法及系统 | |
CN111143047A (zh) | 一种定时与随机双中断处理系统和方法 | |
CN205450869U (zh) | 一种多模组之间时钟同步电路 | |
CN105549681A (zh) | 一种跨时钟域准确输出脉冲数的方法及系统 | |
CN204304770U (zh) | 一种变频器死区补偿电路 | |
BR102012008776A8 (pt) | Controlador flash serial, memória flash serial, e método dos mesmos | |
Balanyuk et al. | Applying memshift technology to increase GPU performance | |
KR100462736B1 (ko) | 다수의 타임 인터럽트 신호를 발생시킬 수 있는 타이머 장치 | |
SU726520A1 (ru) | Генератор функций уолша | |
RU2007129943A (ru) | Способ формирования меток времени и устройство для его реализации | |
KR102472946B1 (ko) | 신호 복원 회로 | |
SU702526A1 (ru) | Пересчетное устройство | |
JPWO2021080686A5 (pt) |