WO2022016470A1 - 一种芯片封装结构、电子设备 - Google Patents

一种芯片封装结构、电子设备 Download PDF

Info

Publication number
WO2022016470A1
WO2022016470A1 PCT/CN2020/103886 CN2020103886W WO2022016470A1 WO 2022016470 A1 WO2022016470 A1 WO 2022016470A1 CN 2020103886 W CN2020103886 W CN 2020103886W WO 2022016470 A1 WO2022016470 A1 WO 2022016470A1
Authority
WO
WIPO (PCT)
Prior art keywords
chip
substrate
bumps
micro
metal
Prior art date
Application number
PCT/CN2020/103886
Other languages
English (en)
French (fr)
Inventor
朱靖华
张宏英
路鹏
Original Assignee
华为技术有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 华为技术有限公司 filed Critical 华为技术有限公司
Priority to CN202080101723.4A priority Critical patent/CN115699302A/zh
Priority to PCT/CN2020/103886 priority patent/WO2022016470A1/zh
Publication of WO2022016470A1 publication Critical patent/WO2022016470A1/zh

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers

Definitions

  • multiple chips or chip packaging structures can be arranged on the same circuit board, and the above-mentioned multiple chips or chip packaging structures can realize signal transmission through the conductive structures in the circuit board.
  • the above-mentioned circuit board serves as an interconnection medium between multiple chips or chip packaging structures, the interconnection paths between the chips or chip packaging structures are too long, which is not conducive to improving the efficiency of signal transmission.
  • multiple chips can also be stacked, but the number of stacked chips is limited, which is not conducive to improving the integration degree of the electronic device.
  • the second chip includes a second substrate and a second metal layer.
  • the second metal layer is located on the side of the second substrate close to the first chip, and is electrically connected to the first metal layer and the interconnect substrate through the first through holes; the second metal layer includes a digital circuit.
  • the chip stacking structure in the chip packaging structure provided by the embodiments of the present application includes at least two chips vertically bonded using 3D integration technology, such as the above-mentioned first chip and second chip. In this way, in the chip packaging structure provided by the embodiment of the present application, the multiple chips in the chip stack structure are vertically bonded by using the 3D integration technology, so that the multiple chips in the chip stack structure can be vertically interconnected.
  • the interconnection path can be reduced, and the efficiency of signal transmission can be improved.
  • the first chip as an analog chip
  • 65nm the smallest line of the transistor in the chip
  • width the width
  • the second chip as a digital chip
  • a relatively advanced process of 7nm or 5nm the minimum line width of the transistor in the chip
  • a first through hole is formed on the first substrate of the first chip, and the first chip is an analog chip.
  • the fabrication process used to manufacture the analog chip has a relatively large line width of the transistor, for example, about 65 nm, and the process is relatively mature. Therefore, arranging the first chip as an analog chip close to the interconnect substrate and arranging the first through hole in the first chip is beneficial to improve the yield of the first through hole.
  • the analog circuit includes at least a part of an analog control module in the power management unit for processing analog signals.
  • the digital circuit includes a digital control module in the power management unit for processing digital signals, and a central processing unit or a system on a chip.
  • the power management unit is used to supply power to the central processing unit or the system on chip.
  • the power supply path is the above-mentioned vertical power supply path, so the power supply efficiency of the power management unit to the central processing unit or the system on the chip can be improved, and the power management unit and the system can be improved.
  • the degree of integration of the central processing unit or system on a chip It is beneficial to improve the computing capability of a central processing unit or a system on a chip, and the platform competitiveness of an electronic device having the chip packaging structure.
  • the analog circuit includes a plurality of first inductances, and the first inductances are integrated in the metal traces of the redistribution layer.
  • the preparation of the first inductance can be completed during the process of fabricating the redistribution layer, so that it is not necessary to separately set the first inductance on the interconnection substrate.
  • the interconnect substrate includes an interposer board
  • the interposer board includes a fourth base, a redistribution structure disposed in the fourth base, and a plurality of second through holes penetrating a portion of the fourth base.
  • the redistribution structure is disposed on one side of the second through hole close to the chip stacking structure, and the metal wiring in the redistribution structure is electrically connected to the second through hole.
  • the first chip further includes a plurality of first under-bump metal pads, and the first under-bump metal pads are located on a side of the first metal layer away from the first substrate.
  • the chip package structure further includes a plurality of first micro-bumps, and the first micro-bumps are located between the chip stack structure and the interconnect substrate.
  • a first micro-bump is electrically connected to a first under-bump metal pad and metal traces in the redistribution structure.
  • the chip stack structure can be electrically connected to the second through hole in the interposer through the first micro-bumps and the redistribution structure.
  • the chip package structure further includes at least one third chip.
  • the active surface of the third chip faces the interconnection substrate, and the third chip and the chip stack structure are located on the same side of the interconnection substrate.
  • the technical effect that the third chip and the chip stacking structure are located on the same side of the interconnection substrate is the same as that described above, and will not be repeated here.
  • the third chip includes a third base, a third metal layer and a plurality of metal pads under the second bumps located on the side of the third base close to the interconnect substrate in sequence.
  • the chip package structure further includes a plurality of second micro-bumps located between the third chip and the interconnect substrate. A second micro-bump is electrically connected to a second under-bump metal pad and metal traces in the redistribution structure. In this way, the third chip can be electrically connected to the chip stack structure through the interposer.
  • the first chip further includes a plurality of third under-bump metal pads, and one third under-bump metal pad is electrically connected to one first through hole.
  • the second chip further includes a plurality of fourth under-bump metal pads, and the fourth under-bump metal pads are electrically connected to the second metal layer.
  • the chip stack structure also includes a plurality of third micro-bumps and a plurality of fourth micro-bumps located between the first chip and the second chip.
  • a third microbump is bonded to a third underbump metal pad.
  • a fourth micro-bump is bonded to a fourth under-bump metal pad and a third micro-bump.
  • the fourth under-bump metal pad, the fourth micro-bump, the third micro-bump, the third under-bump metal pad, and the first through hole can be formed between the second metal layer and the first through hole.
  • the vertical interconnection path between the metal layers enables a short signal transmission distance between the first chip and the second chip, thereby improving the efficiency of signal transmission between the first chip and the second chip.
  • the chip packaging structure further includes a packaging substrate.
  • the package substrate is located on a side of the interconnect substrate away from the chip stack structure.
  • the chip package structure further includes a plurality of fifth micro-bumps, and the fifth micro-bumps are located between the package substrate and the interconnect substrate.
  • the fifth microbumps are used to electrically connect the package substrate and the interconnect substrate. In this way, the chip stack structure and the third chip can be electrically connected to the package substrate through the interconnect substrate and the fifth micro-bumps.
  • the chip packaging structure further includes a plastic packaging layer, and the plastic packaging layer wraps the chip stack structure and the periphery of the third chip, and is connected to the interconnect substrate.
  • the plastic encapsulation layer can wrap the chip stack structure and the periphery of the third chip, so as to protect and reinforce the chip stack structure and the third chip.
  • FIG. 2 is a schematic diagram of a chip packaging structure provided by an embodiment of the present application.
  • FIG. 3b is a schematic structural diagram of the first chip in FIG. 3a;
  • Fig. 4 is a kind of structural schematic diagram of the chip stacking structure in Fig. 3a;
  • Fig. 5 is another structural schematic diagram of the chip stack structure in Fig. 3a;
  • 6a, 6b, and 6c are schematic diagrams of a manufacturing process for manufacturing the chip stack structure shown in FIG. 5;
  • FIG. 7 is a schematic diagram of another chip packaging structure provided by an embodiment of the present application.
  • FIG. 8a is a schematic diagram of a chip packaging structure using a fan-out package cover method provided by an embodiment of the present application
  • Fig. 8b is a schematic diagram of disposing fifth micro-bumps under the redistribution layer shown in Fig. 8a;
  • 8c is a schematic diagram of another chip packaging structure using a fan-out package cover method provided by an embodiment of the present application.
  • FIG. 8d is a schematic diagram of connecting the structure shown in FIG. 8c to a package substrate
  • FIG. 8e is a schematic structural diagram of adding a heat dissipation cover and a solder ball array to the structure shown in FIG. 8d;
  • 9b is a schematic diagram of a chip packaging structure using an adapter board provided by an embodiment of the present application.
  • 9c is a schematic diagram of another chip packaging structure using an adapter plate provided by an embodiment of the present application.
  • FIG. 9d is a schematic diagram of connecting the structure shown in FIG. 9c to a package substrate
  • FIG. 9e is a schematic structural diagram of adding a heat dissipation cover and a solder ball array to the structure shown in FIG. 9d.
  • the aforementioned electronic device 01 may include a chip package structure 10 and a printed circuit board (printed circuit board, PCB) 11 .
  • the chip package structure 10 may be electrically connected to the PCB 11 through a ball grid array (BGA) 12 or a plurality of copper pillar bumps arranged in an array. Therefore, the chip stack structure 30 can realize signal transmission with other chips or chip stack structures on the PCB.
  • BGA ball grid array
  • the first chip 301 and the second chip 302 may be stacked and disposed along the direction Y perpendicular to the upper surface A1 of the interconnection substrate 20 .
  • the integration mode of the first chip 301 and the second chip 302 is a three-dimension (3D) integration mode.
  • the interconnection between the first chip 301 and the second chip 302 is vertical interconnection, and the interconnection path is short, so that the efficiency of signal transmission between the first chip 301 and the second chip 302 can be improved.
  • the above description is made by taking the chip stack structure 30 including two vertically stacked first chips 301 and second chips 302 as an example.
  • the chip stacking process can meet the performance requirements of electronic products, in the above-mentioned chip stacking structure 30 , in the second direction Y perpendicular to the upper surface A1 of the interconnect substrate 20 , The backside B2 of the chip 302 continues to stack the remaining chips.
  • the stacking manner of the remaining chips is the same as the stacking manner of the first chip 301 and the second chip 302 , and details are not repeated here.
  • the above-mentioned chip package structure 10 further includes at least one third chip 40 .
  • the above-mentioned chip stack structure 30 and the third chip 40 may both be located on the same side of the interconnection substrate 20 .
  • the chip stack structure 30 and the third chip 40 are both disposed on the upper surface A1 of the interconnection substrate 20 .
  • the active surface F3 of the third chip 40 faces the interconnection substrate 20 , and the third chip 40 can be electrically connected to the interconnection substrate 20 .
  • any chip in this embodiment of the present application may include a substrate and a circuit structure disposed on the substrate, and the circuit structure may enable the chip to realize its own functions during operation, such as logic operations or data storage, etc.
  • the material constituting the above-mentioned substrate may include glass, amorphous silicon (a-Si), or silicon carbide (SiC).
  • a-Si amorphous silicon
  • SiC silicon carbide
  • the side surface of the above-mentioned circuit structure in the chip away from the substrate may be referred to as the active surface F of the chip, and the side surface of the substrate away from the circuit structure may be referred to as the backside B of the chip.
  • the first chip 301 may include a first substrate 311 and a first metal layer 312 .
  • the first metal layer 312 is located on the side of the first substrate 311 away from the second chip 302 .
  • the first metal layer 312 is used to form the circuit structure of the first chip 301 .
  • the second chip 302 located above the first chip 301 to be electrically connected to the first chip 301, as shown in FIG.
  • the chip disposed on the substrate such as the metal layer on the first substrate 311, such as the first metal layer 312, not only includes electronic components fabricated on the substrate, such as transistors, Also included are multiple layers of metal traces located on the side of the electronic component away from the substrate for electrically connecting a plurality of electronic components together.
  • the first substrate 311 is a silicon substrate made of a semiconductor material with silicon element
  • the first through holes 313 formed on the silicon substrate may be called through silicon vias (STVs).
  • the above-mentioned first metal layer 312 may include a multi-layer metal wiring 31 composed of metal materials as shown in FIG. 3b.
  • the above-mentioned first chip 301 may further include multiple dielectric layers 300 made of resin material.
  • two adjacent layers of metal traces 31 may be spaced apart by the above-mentioned dielectric layer 300 .
  • the first metal layer 312 may further include through holes 32 formed on the dielectric layer 300 , and the metal traces 31 of two adjacent layers can be electrically connected through the through holes 32 . connect.
  • the second chip 302 may include a second substrate 321 and a second metal layer 322 .
  • the second metal layer 322 is located on the side of the second substrate 321 close to the first chip 301 .
  • the second metal layer 322 can be electrically connected to the above-mentioned interconnect substrate 20 and the first metal layer 312 in the first chip 301 through the first through holes 313 provided on the first substrate 311 of the first chip 301 .
  • the second chip 302 and the first chip 301 can perform signal transmission, and the second chip 302 can achieve signal transmission between the first chip 301 and the interconnection substrate 20 .
  • the arrangement of the second metal layer 322 is the same as that described above, and details are not repeated here.
  • the first chip 301 further includes a plurality of third under bump metals (under bump metallization). , UBM) pad 403.
  • a third under-bump metal pad 403 is electrically connected to a first through hole 313 .
  • the second chip 302 also includes a plurality of fourth under bump metal pads 404 .
  • the fourth under-bump metal pad 404 is electrically connected to the second metal layer 322 .
  • the chip stack structure 30 further includes a plurality of third micro-bumps ( ⁇ bumps) 503 and a plurality of fourth micro-bumps 504 located between the first chip 301 and the second chip 302 .
  • a third micro-bump 503 is bonded to a third under-bump metal pad 403 .
  • a fourth micro-bump 504 is bonded to a fourth under-bump metal pad 404 and a third micro-bump 503 .
  • the second metal layer 322 in the second chip 302 can pass through the plurality of fourth under-bump metal pads 404, the plurality of fourth micro-bumps 504, the plurality of third micro-bumps 503, the plurality of The third under-bump metal pad 403 and the plurality of first vias 313 are electrically connected to the first metal layer 312 in the first chip 301 .
  • the fourth under-bump metal pad 404 , the fourth micro-bump 504 , the third micro-bump 503 , the third under-bump metal pad 403 and the first through hole 313 can be formed in the second
  • the vertical interconnection path between the metal layer 322 and the first metal layer 312 makes the signal transmission distance between the first chip 301 and the second chip 302 shorter, and improves the distance between the first chip 301 and the second chip 302 Efficiency of signal transmission.
  • the third chip 40 on one side of the chip stack structure 30 may include a third substrate 41 and a third metal layer 42 on the side of the third substrate 41 close to the interconnect substrate 20 .
  • the arrangement of the third metal layer 42 is the same as described above, and will not be repeated here.
  • the third metal layer 42 is used to form a circuit structure of the third chip 40 , which can be electrically connected to the interconnect substrate 20 , so as to be able to connect with the first chip 301 and the second chip 302 in the chip stack structure 30 through the interconnect substrate 20 realize signal transmission.
  • the first chip 301 is electrically connected to the interconnect substrate 20
  • the second chip 302 is electrically connected to the first chip 301
  • the third chip 40 is also electrically connected to the interconnect substrate 20 . Therefore, the signal transmission between the first chip 301 and the interconnection substrate 20 can be performed, and the second chip 302 can perform signal transmission between the first chip 301 and the interconnection substrate 20 .
  • the first chip 301 and the second chip 302 in the chip stack structure 30 can be indirectly electrically connected to the third chip 40 through the interconnect substrate 20 , so that the above-mentioned first chip 301 and the second chip 302 can pass through the interconnection substrate 20 .
  • Signal transmission is achieved between the interconnect substrate 20 and the third chip 40 .
  • the integration method of the chip stack structure 30 and the third chip 40 is a 2.5D integration method.
  • the embodiment of the present application does not limit the number of the third chips 40 , and the number of the third chips 40 may be limited according to the size of the upper surface A1 of the interconnect substrate 20 and the package size of the third chips 40 .
  • the chip package structure 10 includes at least one chip stack structure 30 and at least one third chip 40 .
  • the chip stacking structure 30 includes at least two chips vertically bonded using 3D integration technology, such as the above-mentioned first chip 301 and second chip 302 .
  • the chip stack structure 30 and the third chip 40 adopt 2.5D integration technology, so that the two can realize signal transmission through the interconnection substrate 20 .
  • the present application compared with the chip package structure 10 prepared only by the 3D integration technology, the present application combines the 3D integration technology with the 2.5D integration technology, so that more integrations can be achieved without increasing the difficulty of the process. number of chips.
  • the multiple chips in the chip stack structure 30 are vertically bonded using the 3D integration technology, so the multiple chips in the chip stack structure 30 can be vertically bonded. interconnection, so that the interconnection path can be reduced and the efficiency of signal transmission can be improved.
  • the first chip 301 may be an analog chip
  • the second chip 302 may be a digital chip.
  • the first metal layer 312 of the first chip 301 may include an analog circuit.
  • the circuit structure of the first chip 301 mainly composed of the first metal layer 312 can be used to transmit, transform, process, amplify, measure and display the analog signal.
  • the analog signal is a continuously changing electrical signal.
  • the analog circuit mainly composed of the first metal layer 312 may include an amplifier circuit, a signal operation circuit, a signal processing circuit, an oscillation circuit, a modulation and demodulation circuit, a power supply circuit, and the like.
  • the second metal layer 322 of the second chip 302 may include digital circuits.
  • the circuit structure of the second chip 302 mainly composed of the second metal layer 322 can be used to perform arithmetic operations and logical operations on digital signals.
  • the above-mentioned digital circuit in the above-mentioned second chip 302 may include a central processing unit (central processing unit, CPU), or a system on a chip (system on a chip, SOC).
  • the above-mentioned digital circuit in the second chip 302 may further include a digital control module 330 in a power management unit (power management unit, PMU) for processing analog signals.
  • the above-mentioned analog circuit in the first chip 301 may include at least a part of an analog control module in the PMU for processing digital signals.
  • the capacitor C in the LC oscillating circuit can be integrated into the first metal layer 312 .
  • the preparation of the capacitor C can be completed during the process of fabricating the first metal layer 312 , so that the capacitor C does not need to be separately provided on the interconnection substrate 20 .
  • the position of the capacitor C in FIG. 5 is a schematic position, and does not represent the actual position of the capacitor C.
  • the first metal layer 312 includes multiple layers of metal wires 31 made of metal materials.
  • the above-mentioned capacitance C may be formed between two adjacent layers of metal traces 31 .
  • the first metal layer 312 includes 10 layers of metal traces 31
  • a part of the metal traces 31 of the eighth layer can be used as the lower substrate of the capacitor C
  • a part of the metal traces 31 of the ninth layer can be used as the upper substrate of the capacitor C .
  • the capacitor C in the LC oscillating circuit can store and release electric energy during the charging management process of the PMU.
  • the PMU in the first chip 301 can supply power to the CPU or the SOC in the second chip 302 .
  • the chip stack structure 30 formed by the first chip 301 and the second chip 302 can be used as an integrated system on integrated chips (SOIC) module with computing and power supply capabilities.
  • SOIC system on integrated chips
  • the power supply path is the above-mentioned vertical power supply path, so the power supply efficiency of the PMU to the CPU or the SOC and the integration degree of the PMU and the CPU or the SOC can be improved . It is beneficial to improve the computing power of the CPU or the SOC, and the platform competitiveness of the electronic device 01 having the chip packaging structure 10 .
  • the digital control module 330 and the analog control module in the PMU can be disassembled, and the digital control module 330 and the CPU or SOC can be integrated in the digital circuit mainly composed of the second metal layer 322 in the second chip 302 , the analog control module is integrated into the analog circuit mainly composed of the first metal layer 312 in the first chip 301 .
  • the first chip 301 As an analog chip, due to the constraints of the reliability and precision of the transistor in the analog chip process, it is difficult to reduce the size of the transistor.
  • the above-mentioned first chip 301 is prepared by a process around the minimum line width of the transistor.
  • the second chip 302 as a digital chip, a relatively advanced process of 7 nm or 5 nm (the minimum line width of the transistor in the chip) can be used to prepare the second chip 302, so as to obtain the second chip 302 with small size and high performance.
  • the second chip 302 is for the purpose of reducing the cost of the product.
  • first through holes 313 are formed on the first substrate 311 of the first chip 301 , and the first chip 301 is an analog chip.
  • the fabrication process used to manufacture the analog chip has a relatively large line width of the transistor, for example, about 65 nm, and the process is relatively mature. Therefore, disposing the first chip 301 as an analog chip close to the interconnect substrate 20 and disposing the first through holes 313 in the first chip 301 is beneficial to improve the yield of the first through holes 313 .
  • the first chip 301 may be a digital chip
  • the second chip 302 may be an analog circuit
  • the digital control module 330 in the PMU can be integrated with the CPU or SOC in the first chip 301 close to the interconnection substrate 20
  • the analog control module in the PMU can be integrated in the second chip 302 away from the interconnection substrate 20 middle.
  • the above-mentioned first through holes 313 are formed in the first chip 301 which is a digital chip.
  • the above description takes the example of disassembling the digital control module 330 and the analog control module in the PMU and integrating them into different chips.
  • the digital control module and the analog control module in other core (intellectual property, IP) circuits can also be disassembled, and integrated into different chips in the chip stack structure 30 when the above-mentioned distribution is adopted .
  • the above IP circuit may include a high bandwidth memory (HBM) circuit, a physical layer device (PHY), a peripheral component interconnect standard (peripheral component interconnect express, PCI-Express) circuit, Double data rate physical layer device (double data rate physical, DDR PHY), or, parallel (parallel) input/output (input/output, IO) interface circuit.
  • HBM high bandwidth memory
  • PHY physical layer device
  • PCI-Express peripheral component interconnect express
  • DDR PHY double data rate physical, DDR PHY
  • IO parallel (parallel) input/output
  • the capacitor C in the analog control module can be integrated into the first metal layer 312 while the first metal layer 312 is fabricated.
  • the integration method of the capacitor C is the same as described above, and will not be repeated here.
  • a plurality of first under-bump metal pads 401 may be formed on the side of the first metal layer 312 away from the first substrate 311 , and the first under-bump metal pads 401 are electrically connected to the first metal layer 312 .
  • the side where the first substrate 311 is located is upward, and the side where the metal pads 401 under the first bumps are located is subjected to a temporary bonding process to bond the carrier board ( carries wafer) 500.
  • the first substrate 311 is thinned to expose one end of the first through hole 313 .
  • a third under-bump metal pad 403 and a third micro-bump 503 bonded to the third under-bump metal pad 403 are formed on the first through hole 313 .
  • a second metal layer 322 is formed on the second substrate 321 formed by another silicon wafer.
  • the second metal layer 322 may be integrated with the digital control module 330, CPU or SOC in the above-mentioned PMU.
  • a fourth under-bump metal pad 404 electrically connected to the second metal layer 322 and a fourth micro-bump 504 bonded to the fourth under-bump metal pad 404 are fabricated.
  • the plurality of third micro-bumps 503 and the plurality of fourth micro-bumps 504 are bonded one by one.
  • a mechanical grinding or laser cutting process may be used to remove the carrier board 500 as shown in FIG. 6c , and the structure after removing the carrier board 500 may be cut, so as to obtain a plurality of chip stack structures 30 as shown in FIG. 5 . .
  • the above-mentioned chip stack structure 30 and the third chip can be bonded on the same side of the interconnection substrate 20 to form the chip package structure 10 as shown in FIG. 7 .
  • the above-mentioned third chip may be an I/O interface chip or an HBM memory chip.
  • the chip package structure 10 shown in FIG. 7 may include at least two third chips, such as a third chip 40 a and a third chip 40 b located on two sides of the chip stack structure 30 , respectively.
  • the third chip 40a may be the above-mentioned I/O interface chip
  • the third chip 40b may be the above-mentioned HBM memory chip.
  • the chip packaging structure 10 can be integrated with an SOIC module (ie, the chip stacking structure 30 ), which is capable of computing and power supply, as well as an I/O interface chip and an HBM memory chip, so as to improve the performance of the chip.
  • SOIC module ie, the chip stacking structure 30
  • I/O interface chip ie, the I/O interface chip
  • HBM memory chip ie, the chip integration degree of the chip packaging structure 10 is improved.
  • the structure of the interconnection substrate 20 and the bonding manner of the chip stack structure 30 and the third chip 40 and the interconnection substrate 20 are exemplified.
  • the interconnect substrate 20 may be a redistribution layer (RDL) 50 as shown in FIG. 8a.
  • RDL redistribution layer
  • the multi-layer metal traces 31 and the dielectric layer 300 may be fabricated on a carrier board 500 to form the redistribution layer 50 .
  • the analog circuit includes at least a part of the analog control module in the PMU, and when the PMU includes an LC oscillating circuit, a part of the inductance in the LC oscillating circuit, for example, as shown in FIG.
  • An inductor L1 can be integrated into the metal trace 31 in the redistribution layer 50 . In this way, the preparation of the first inductor L1 can be completed during the process of fabricating the redistribution layer 50 , so that it is not necessary to separately set the inductor on the interconnection substrate 20 .
  • the first inductor L1 in the LC oscillating circuit can buffer the charging and discharging process of the capacitor C during the charging management process of the PMU, so that the electric quantity in the capacitor C can gradually increase or decrease gradually.
  • the embodiment of the present application does not limit the number of the first inductors L1, which can be set according to the design requirements of the power supply architecture in the PMU.
  • the first chip 301 in the chip stack structure 30 has a plurality of first under-bump metal pads 401 .
  • the first under-bump metal pad 401 is located on the side of the first chip 301 away from the first substrate 311 from the first metal layer 312 , and is bonded to the first metal layer 312 .
  • the metal pads 401 under the first bumps and the metal traces 31 in the redistribution layer 50 may be electrically connected through the copper pillars 60 .
  • the third chip 40 may include a third substrate 41 and a third metal layer 42 located on the side of the third substrate 41 close to the interconnect substrate 20 .
  • the third chip 40 may further include a plurality of second under-bump metal pads 402 , and the second under-bump metal pads 402 are bonded to the third metal layer 42 .
  • the second under-bump metal pad 402 may be electrically connected to the metal traces in the redistribution layer 50 through the copper pillars 60 .
  • the carrier plate 500 in FIG. 8a can be removed.
  • fifth microbumps 505 are formed on the side of the redistribution layer 50 facing away from the chip stack structure 30 and the third chip 40 .
  • the fifth micro-bumps 505 may be controlled collapse chip connection (C4) bumps.
  • the chip package structure 10 may further include a molding layer (molding) 70 .
  • the plastic sealing layer 70 can wrap the chip stack structure 30 and the periphery of the third chip 40 to protect and reinforce the chip stack structure 30 and the third chip 40 .
  • the above-mentioned chip package structure 10 further includes a package substrate 80 as shown in FIG. 8d .
  • the package substrate 80 is located on the interconnect substrate, that is, the side of the redistribution layer 50 away from the chip stack structure 30 .
  • the package substrate 80 may be electrically connected to the redistribution layer 50 through the fifth micro-bumps 505 located under the redistribution layer 50 .
  • an underfill 51 may be filled between the package substrate 80 and the redistribution layer 50 by using a glue dispensing process.
  • the analog circuit includes at least a part of the analog control module in the PMU, and when the PMU includes an LC oscillating circuit, a part of the inductance in the LC oscillating circuit, for example, as shown in Fig. 8d
  • the two inductors L2 can be integrated in the package substrate 80 . In this way, the preparation of the second inductor L2 can be completed in the process of manufacturing the package substrate 80 , so that it is not necessary to separately set the capacitor and inductor on the interconnect substrate 20 .
  • the second inductor L2 in the LC oscillating circuit can buffer the charging and discharging process of the capacitor C during the charging management process of the PMU, so that the power in the capacitor C can gradually increase or decrease.
  • the embodiment of the present application does not limit the quantity of the second inductor L2, which may be set according to the design requirements of the power supply architecture in the PMU.
  • a heat dissipation cover (lid) 71 is installed.
  • a thermal interface material (TIM) 72 is disposed between the heat dissipation cover 71 and the chip stack structure 30 and the third chip 40 .
  • the thermally conductive interface material layer 72 covers the chip stack structure 30 and the third chip 40 away from the interconnection substrate, that is, one side surface of the above-mentioned redistribution layer 50 .
  • the heat dissipation cover 71 covers the thermal interface material layer 72 and is connected to the package substrate 80 . Under the thermal conductivity of the thermal interface material layer 72 , the heat generated by the chip stack structure 30 and the third chip 40 can be introduced to the heat dissipation cover 71 for heat dissipation through the heat dissipation cover 71 .
  • the BGA 12 is fabricated on the surface of the package substrate 80 on the side away from the redistribution layer 50 , thereby completing the fabrication of the chip package structure 10 .
  • the above-mentioned method of using the redistribution layer 50 as the interconnect substrate 20 to electrically connect the chip stack structure 30, the third chip 40 and the package substrate 80 to form the chip package structure 10 can be referred to as a fan out type. packaging method.
  • the interconnect substrate 20 may be an interposer 90 as shown in FIG. 9a
  • the interposer 90 includes a fourth substrate 901, a redistribution structure 902 disposed in the fourth substrate 901, and a through A plurality of second through holes 903 in a part of the fourth substrate 901 .
  • the redistribution structure 902 is disposed on one side of the second through hole 903 close to the chip stack structure 30 , and the metal trace 31 in the redistribution structure 902 is electrically connected to the second through hole 903 .
  • the first chip 301 in the chip stack structure 30 has a plurality of first under-bump metal pads 401 .
  • the first under-bump metal pad 401 is located on a side away from the first substrate 311 from the first metal layer 312 in the first chip 301 .
  • the chip package structure 10 further includes a plurality of first micro-bumps 501 .
  • the first micro-bumps 501 are located between the chip stack structure 30 and the interposer 90 .
  • a first micro-bump 501 is electrically connected to a first under-bump metal pad 401 and the metal traces 31 in the redistribution structure 902 .
  • the chip stack structure 30 can be electrically connected to the second through holes 903 in the interposer board 90 through the first micro-bumps 501 and the redistribution structure 902 .
  • the third chip 40 may include a third substrate 41 , a third metal layer 42 and a plurality of second under bump metal pads sequentially located on the side of the third substrate 41 close to the interconnect substrate 20 . 402.
  • the second under-bump metal pad 402 is electrically connected to the third metal layer 42 .
  • the chip package structure 10 further includes a plurality of second micro-bumps 502 .
  • the second micro-bumps 502 are located between the third chip 40 and the interposer 90 .
  • a second microbump 502 is electrically connected to a second under-bump metal pad 402 and the metal traces 31 in the redistribution structure 902 .
  • the third chip 40 can be electrically connected to the second through holes 903 in the interposer 90 through the second micro-bumps 502 and the redistribution structure 902 , so that the third chip 40 and the chip stack structure 30 can be electrically connected to each other. Signal transmission can be achieved through the second through holes 903 in the adapter board 90 .
  • FIG. 9 b is an illustration by taking the chip package structure 10 including a chip stack structure 30 and a third chip 40 on the interposer 90 as an example.
  • the chip package structure 10 may include two chip stack structures 30 on the interposer board 90 and two chip stack structures 30 on the left and right sides of the two chip stack structures 30 , respectively. the third chip 40.
  • the present application does not limit the number of the chip stacking structures 30 in the chip packaging structure 10 .
  • underfill 51 may be filled between the chip stack structure 30 , the third chip 40 and the interposer 90 . Then, a plastic encapsulation layer 70 is formed to wrap the chip stack structure 30 and the periphery of the third chip 40 .
  • the function of the plastic encapsulation layer 70 is the same as that described above, and will not be repeated here.
  • fifth micro-bumps 505 are formed on the side of the interposer board 90 away from the chip stack structure 30 . Then, as shown in FIG. 9d , the interposer 90 carrying the chip stack structure 30 and the third chip 40 is electrically connected to the package substrate 80 through the fifth micro-bumps 505 . Same as above, in order to protect the fifth micro-bumps 505, an underfill 51 may be filled between the package substrate 80 and the interposer 90.
  • the above-mentioned analog circuit in the first chip 301 includes at least a part of the analog control module in the PMU, and the PMU includes an LC oscillating circuit, a part of the inductance in the LC oscillating circuit, as shown in FIG. 9e
  • the second inductor L2 may be integrated in the package substrate 80 .
  • a heat dissipation cover (lid) 71 is installed.
  • a thermal interface material layer 72 is disposed between the heat dissipation cover 71 , the chip stack structure 30 and the third chip 40 .
  • the configuration of the thermal interface material layer 72 is the same as the above, and will not be repeated here.
  • the BGA 12 is fabricated on the surface of the package substrate 80 away from the redistribution layer 50 , thereby completing the fabrication of the chip package structure 10 .
  • the first chip 301 in the chip stack structure 30 prepared by using the 3D chip integration technology can integrate the analog control module in the PMU and the analog control module of the IP circuit.
  • the second chip 302 may integrate the digital control module 330 in the PMU, the digital control module of the above IP circuit, and the CPU or SOC. Therefore, there is a vertical power supply path between the PMU and the CPU or the SOC, and the power supply efficiency of the PMU is improved.
  • the chip package structure 10 can be integrated with an SOIC module (ie, a chip stack structure 30 ) having computing and power supply capabilities, as well as an I/O interface chip and an HBM memory chip.
  • each SOIC module ie, the chip stacking structure 30
  • computing and power supply capabilities has an independent power management function, and the power supply is not affected by other SOIC modules. Impact. Therefore, according to product application requirements, multiple SOIC modules of different specifications can be integrated into the same chip packaging structure 10 to flexibly meet product design requirements.

Landscapes

  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Production Of Multi-Layered Print Wiring Board (AREA)

Abstract

本申请实施例提供一种芯片封装结构、电子设备,涉及芯片封装技术领域,用于在提高电子设备中集成的芯片数量的同时,改善部分芯片之间互连路径较长的问题。该芯片封装结构包括互连基板、至少一个芯片堆叠结构。芯片堆叠结构包括垂直互连的第一芯片和第二芯片。第一芯片包括第一金属层,该第一金属层包括模拟电路。第二芯片包括第二金属层,第二金属层包括数字电路。可以采用先进工艺制作具有数字电路的第二芯片,以获得尺寸较小,且性能较高的第二芯片。采用次先进工艺制作具有模拟电路的第一芯片,以保证第一芯片的性能和良率。

Description

一种芯片封装结构、电子设备 技术领域
本申请涉及芯片封装技术领域,尤其涉及一种芯片封装结构、电子设备。
背景技术
随着半导体技术的发展,为了满足电子设备功能多样化的要求,该电子设备中集成有多种功能不同的芯片。目前,可以将多个芯片或者芯片封装结构设置于同一个电路板上,上述多个芯片或者芯片封装结构可以通过电路板中的导电结构实现信号传输。然而,上述电路板作为多个芯片或者芯片封装结构之间的互连中介,会导致芯片或者芯片封装结构之间的互连路径太长,不利于提高信号传输的效率。或者,还可以将多个芯片进行堆叠,但是芯片的堆叠数量有限,不利于提高电子设备的集成度。
发明内容
本申请实施例提供一种芯片封装结构、电子设备,用于在提高电子设备中集成的芯片数量的同时,改善部分芯片之间互连路径较长的问题。
为达到上述目的,本申请采用如下技术方案:
本申请实施例的一方面,提供一种芯片封装结构。该芯片封装结构包括互连基板、至少一个芯片堆叠结构。芯片堆叠结构包括第一芯片和第二芯片。第一芯片的有源面朝向互连基板,且第一芯片与互连基板电连接。第二芯片的有源面朝向第一芯片的背面,且第二芯片与第一芯片电连接。其中,第一芯片包括第一基底、多个第一通孔、第一金属层。第一通孔贯穿第一基底。第一金属层位于第一基底远离第二芯片的一侧,且与第一通孔、互连基板电连接。第一金属层包括模拟电路。第二芯片包括第二基底以及第二金属层。该第二金属层位于第二基底靠近第一芯片的一侧,且通过第一通孔与第一金属层、互连基板电连接;第二金属层包括数字电路。综上所述,本申请实施例提供的芯片封装结构中的芯片堆叠结构包括采用3D集成技术,垂直键合的至少两个芯片,例如上述第一芯片和第二芯片。这样一来,本申请实施例提供的芯片封装结构中,芯片堆叠结构中的多个芯片采用3D集成技术进行垂直键合,因此该芯片堆叠结构中的多个芯片之间可以实现垂直互连,从而能够减小互连路径,提高信号传输的效率。此外,对于作为模拟芯片的第一芯片而言,由于模拟芯片工艺中的晶体管的可靠性、精度等因素的制约,使得该晶体管的尺寸难以减小,因此可以采用65nm(芯片中晶体管的最小线宽)左右的工艺,制备上述第一芯片。但是对于作为数字芯片的第二芯片而言,可以采用7nm或者5nm(芯片中晶体管的最小线宽)的较为先进的工艺,制备该第二芯片,从而获得尺寸较小,性能高的第二芯片,降低产品的成本的目的。在此基础上,第一芯片的第一基底上制作有第一通孔,该第一芯片为模拟芯片。由上述可知制作模拟芯片采用的制备工艺,其制得的晶体管的线宽较大,例如为65nm左右,工艺较为成熟。因此将作为模拟芯片的第一芯片靠近互连基板设置,且将第一通孔设置于第一芯片中,有利于提高第一通孔的良率。
可选的,模拟电路包括多个电容,电容集成于第一金属层中,从而在制备第一芯片时就可以完成模拟电路中电容的制备,进而无需在互连基板上单独设置电容。
可选的,模拟电路包括电源管理单元中用于处理模拟信号的模拟控制模块的至少一部分。数字电路包括电源管理单元中用于处理数字信号的数字控制模块,以及中央处理单元或者芯片上系统。其中,电源管理单元用于向中央处理单元或者芯片上系统供电。这样一来,由于第一芯片和第二芯片之间垂直键合,其供电路径为上述垂直供电路径,因此可以提高电源管理单元向中央处理单元或者芯片上系统的供电效率,以及电源管理单元与中央处理单元或者芯片上系统的集成度。有利于提高中央处理单元或者芯片上系统的运算能力,以及具有该芯片封装结构的电子设备的平台竞争力。
可选的,互连基板为重布线层。第一芯片还包括多个第一凸点下金属焊盘,第一凸点下金属焊盘位于第一金属层远离第一基底的一侧。第一凸点下金属焊盘与第一金属层、重布线层中的金属走线电连接。这样一来,第一芯片中的第一金属层可以通过第一凸点下金属焊盘与重布线层电连接。
可选的,模拟电路包括多个第一电感,第一电感集成于重布线层的金属走线中。这样一来,在制作重布线层的过程中就可以完成第一电感的制备,进而无需在互连基板上单独设置第一电感。
可选的,芯片封装结构还包括至少一个第三芯片。该第三芯片的有源面朝向互连基板,且第三芯片与芯片堆叠结构位于互连基板的同一侧。此时,芯片堆叠结构和第三芯片采用2.5D集成技术,使得两者可以通过互连基板实现信号传输。这样一来,相对于仅采用3D集成技术制备的芯片封装结构而言,本申请将3D集成技术和2.5D集成技术相结合,可以在不增加工艺难度的情况下,集成较多数量的芯片。此外,第三芯片包括第三基底,依次位于第三基底靠近互连基板一侧的第三金属层、多个第二凸点下金属焊盘。第二凸点下金属焊盘与第三金属层、重布线层中的金属走线电连接。这样一来,第三芯片可以通过重布线层与芯片堆叠结构电连接。
可选的,互连基板包括转接板,转接板包括第四基底、设置于第四基底内的重布线结构以及贯穿第四基底一部分的多个第二通孔。重布线结构设置于第二通孔靠近芯片堆叠结构的一侧,且重布线结构中的金属走线与第二通孔电连接。第一芯片还包括多个第一凸点下金属焊盘,第一凸点下金属焊盘位于第一金属层远离第一基底的一侧。芯片封装结构还包括多个第一微凸块,第一微凸块位于芯片堆叠结构与互连基板之间。一个第一微凸块与一个第一凸点下金属焊盘,以及重布线结构中的金属走线电连接。这样一来,芯片堆叠结构可以通过第一微凸块、重布线结构与转接板中的第二通孔电连接。
可选的,芯片封装结构还包括至少一个第三芯片。该第三芯片的有源面朝向互连基板,且第三芯片与芯片堆叠结构位于互连基板的同一侧。第三芯片与芯片堆叠结构位于互连基板的同一侧的技术效果同上所述,此处不再赘述。此外,第三芯片包括第三基底,依次位于第三基底靠近互连基板一侧的第三金属层、多个第二凸点下金属焊盘。芯片封装结构还包括多个第二微凸块,第二微凸块位于第三芯片与互连基板之间。一个第二微凸块与一个第二凸点下金属焊盘,以及重布线结构中的金属走线电连接。这样一来,第三芯片可以通过转接板与芯片堆叠结构电连接。
可选的,第一芯片还包括多个第三凸点下金属焊盘,一个第三凸点下金属焊盘与一个第一通孔电连接。第二芯片还包括多个第四凸点下金属焊盘,第四凸点下金属焊盘与第二金属层电连接。芯片堆叠结构还包括位于第一芯片和第二芯片之间的多个第三微凸块和多个第四微凸块。一个第三微凸块与一个第三凸点下金属焊盘相键合。一个第四微凸块与一个第四凸点下金属焊盘、一个第三微凸块相键合。由此可以看出,第四凸点下金属焊盘、第四微凸块、第三微凸块、第三凸点下金属焊盘以及第一通孔可以构成位于第二金属层与第一金属层之间的垂直互连路径,使得第一芯片和第二芯片之间具有较短的信号传输距离,达到提高第一芯片和第二芯片之间信号传输的效率。
可选的,第三芯片包括接口芯片或者存储芯片。这样一来,该芯片封装结构中,即可以集成有作为具有计算、供电能力的集成芯片上系统模块(即芯片堆叠结构),又集成有接口芯片和存储芯片,从而可以在提高芯片供电效率的基础上,增加芯片封装结构中集成芯片的数量,提高了芯片封装结构的芯片集成度。
可选的,芯片封装结构还包括封装基板。封装基板位于互连基板远离芯片堆叠结构的一侧。芯片封装结构还包括多个第五微凸块,第五微凸块位于封装基板和互连基板之间。第五微凸块用于将封装基板和互连基板电连接。这样一来,芯片堆叠结构、第三芯片可以通过互连基板、第五微凸块与封装基板电连接。
可选的,模拟电路包括多个第二电感,第二电感集成于封装基板内。这样一来,在制作封装基板的过程中,就可以完成第二电感的制备,从而无需在互连基板上单独设置第二电感。
可选的,芯片封装结构还包括塑封层,塑封层包裹芯片堆叠结构以及第三芯片的周边,且与互连基板相连接。塑封层可以对芯片堆叠结构以及第三芯片的周边进行包裹,以对芯片堆叠结构和第三芯片进行保护和加固。
可选的,芯片封装结构还包括导热界面材料层、散热盖以及底胶。导热界面材料层覆盖芯片堆叠结构、第三芯片远离互连基板的一侧表面。散热盖覆盖导热界面材料层,并于封装基板相连接。在导热界面材料层的导热作用下,可以将芯片堆叠结构、第三芯片产生的热量导入至散热盖,以通过散热盖进行散热。此外,底胶设置于互连基板与封装基板之间,用于对互连基板与封装基板之间的微凸块进行保护。
本申请实施例的另一方面,提供一种电子设备,包括印刷电路板以及如上所述的任意一种芯片封装结构。该芯片封装结构与印刷电路板电连接。该电子设备具有与前述实施例提供的芯片封装结构具有相同的技术效果,此处不再赘述。
附图说明
图1为本申请实施例提供的一种电子设备中部分部件的结构示意图;
图2为本申请实施例提供的一种芯片封装结构的示意图;
图3a为本申请实施例提供的另一种芯片封装结构的示意图;
图3b为图3a中第一芯片的结构示意图;
图4为图3a中芯片堆叠结构的一种结构示意图;
图5为图3a中芯片堆叠结构的另一种结构示意图;
图6a、图6b、图6c分别为制作图5所示的芯片堆叠结构的制作过程示意图;
图7为本申请实施例提供的另一种芯片封装结构的示意图;
图8a为本申请实施例提供的一种采用扇出型封装盖方式的芯片封装结构的示意图;
图8b为在图8a所示的重布线层下方设置第五微凸块的示意图;
图8c为本申请实施例提供的另一种采用扇出型封装盖方式的芯片封装结构的示意图;
图8d为将图8c所示的结构与封装基板相连接的示意图;
图8e为在图8d所示的结构上增加散热盖、焊球阵列的结构示意图;
图9a为本申请实施例提供的转接板的结构示意图;
图9b为本申请实施例提供的一种采用转接板的芯片封装结构的示意图;
图9c为本申请实施例提供的另一种采用转接板的芯片封装结构的示意图;
图9d为将图9c所示的结构与封装基板相连接的示意图;
图9e为在图9d所示的结构上增加散热盖、焊球阵列的结构示意图。
附图标记:
01-电子设备;10-芯片封装结构;11-PCB;12-BGA;20-互连基板;30-芯片堆叠结构;301-第一芯片;302-第二芯片;40-第三芯片;311-第一基底;312-第一金属层;313-第一通孔;321-第二基底;322-第二金属层;41-第三基底;42-第三金属层;300-介电层;31-金属走线;32-通孔;403-第三凸点下金属焊盘;404-第四凸点下金属焊盘;503-第三微凸块;504-第四微凸块;330-数字控制模块;401-第一凸点下金属焊盘;500-载板;402-第二凸点下金属焊盘;50-重布线层;60-铜柱;505-第五微凸块;70-塑封层;80-封装基板;51-底胶;71-散热盖;72-导热界面材料层;90-转接板;901-第四基底;902-重布线结构;903-第二通孔;501-第一微凸块;502-第二微凸块。
具体实施方式
下面将结合本申请实施例中的附图,对本申请实施例中的技术方案进行描述,显然,所描述的实施例仅仅是本申请一部分实施例,而不是全部的实施例。
以下,术语“第一”、“第二”等仅用于描述目的,而不能理解为指示或暗示相对重要性或者隐含指明所指示的技术特征的数量。由此,限定有“第一”、“第二”等的特征可以明示或者隐含地包括一个或者更多个该特征。在本发明的描述中,除非另有说明,“多个”的含义是两个或两个以上。
此外,本申请中,“上”、“下”、“左”、“右”等方位术语是相对于附图中的部件示意置放的方位来定义的,应当理解到,这些方向性术语是相对的概念,它们用于相对于的描述和澄清,其可以根据附图中部件所放置的方位的变化而相应地发生变化。
在本申请中,除非另有明确的规定和限定,术语“连接”应做广义理解,例如,“连接”可以是固定连接,也可以是可拆卸连接,或成一体;可以是直接相连,也可以通过中间媒介间接相连。此外,术语“电连接”可以是直接的电性连接,也可以是通过中间媒介间接的电性连接。
本申请实施例提供一种电子设备。上该电子设备可以包括手机(mobile phone)、平板电脑(pad)、智能穿戴产品(例如,智能手表、智能手环)、虚拟现实(virtual reality,VR)终端设备、增强现实(augmented reality AR)终端设备等需要充电的设备。上述电子设备还可以是充电电动汽车、充电家用小型电器(例如豆浆机、扫地机器人)、无人机等电子设备。本申请实施例对上述电子设备的具体形式不做特殊限制。
上述电子设备01,如图1所示,可以包括芯片封装结构10以及印刷电路板(printed  circuit board,PCB)11。芯片封装结构10可以通过焊球阵列(ball grid array,BGA)12,或者多个阵列排布的铜柱凸块(copper pillar bump)与PCB11电连接。从而使得芯片堆叠结构30能够与PCB上其他芯片或者芯片堆叠结构实现信号传输。
以下对上述芯片封装结构10的结构进行详细的说明。
如图2所示,上述芯片封装结构10可以包括互连基板20以及芯片堆叠结构30。芯片堆叠结构30包括堆叠的第一芯片301和第二芯片302。第一芯片301的有源面F1朝向互连基板20。并且,第一芯片301与上述互连基板20电连接。第二芯片302的有源面F2朝向第一芯片301的背面B1。并且,该第二芯片302与第一芯片301电连接。
这样一来,第一芯片301和第二芯片302可以沿垂直于互连基板20的上表面A1方向Y堆叠设置。此时,第一芯片301和第二芯片302的集成方式为三维(three dimension,3D)集成方式。在此情况下,第一芯片301和第二芯片302之间的互连方式为垂直互连,互连路径短,从而可以提高第一芯片301和第二芯片302之间信号传输的效率。
需要说明的是,上述是以芯片堆叠结构30包括两个垂直堆叠的第一芯片301、第二芯片302为例进行的说明。在本申请的另一些实施例中,在芯片堆叠工艺能够满足电子产品性能要求的情况下,上述芯片堆叠结构30中,还可以沿垂直于互连基板20的上表面A1方向Y,在第二芯片302的背面B2继续堆叠其余芯片。其余芯片的堆叠方式与第一芯片301和第二芯片302的堆叠方式同理,此处不再详细赘述。
此外,如图2所示,上述芯片封装结构10还包括至少一个第三芯片40。上述芯片堆叠结构30和第三芯片40可以均位于互连基板20的同一侧。例如,芯片堆叠结构30和第三芯片40均设置于互连基板20的上表面A1。并且,上述第三芯片40的有源面F3朝向互连基板20,该第三芯片40可以与该互连基板20电连接。
需要说明的是,本申请实施例中任意一个芯片可以包括基底以及设置于该基底上的电路结构,该电路结构在工作的过程中可以使得芯片实现其自身的功能,例如逻辑运算或者存储数据等。其中,构成上述基底的材料可以包括玻璃、非晶硅(amorphous silicon,a-Si)、或者碳化硅(SiC)等。该芯片中上述电路结构远离基底的一侧表面可以称为芯片的有源面F,基底远离电路结构的一侧表面可以称为芯片的背面B。
例如,如图3a所示,第一芯片301可以包括第一基底311和第一金属层312。该第一金属层312位于第一基底311远离第二芯片302的一侧。第一金属层312用于构成该第一芯片301的电路结构。此外,为了使得位于第一芯片301上方的第二芯片302可以与第一芯片301电连接,如图3a所示,该第一芯片301还可以包括贯穿第一基底311的第一通孔313。
需要说明的是,本申请实施例中,芯片中设置于基底,例如上述第一基底311上的金属层,例如上述第一金属层312,不仅包括制作于基底上的电子元器件,例如晶体管,还包括位于该电子元器件远离基底一侧的多层用于将多个电子元器件电连接在一起的金属走线。
示例的,在第一基底311为采用具有硅元素的半导体材料构成的硅基底时,形成 于该硅基底上的第一通孔313可以称为硅通孔(through silicon via,STV)。
其中,上述第一金属层312可以包括如图3b所示的多层采用金属材料构成的金属走线31。上述第一芯片301还可以包括多层采用树脂材料构成的介电层300。第一金属层312中相邻两层金属走线31之间可以通过上述介电层300间隔开。此外,为了使得不同层的金属走线31能够电连接,上述第一金属层312还可以包括制作于介电层300上的通孔32,相邻两层金属走线31可以通过通孔32电连接。
此外,如图3a所示,第二芯片302可以包括第二基底321以及第二金属层322。第二金属层322位于第二基底321靠近第一芯片301的一侧。并且,该第二金属层322可以通过设置于第一芯片301的第一基底311上的第一通孔313,与上述互连基板20以及该第一芯片301中的第一金属层312电连接。这样可以使得第二芯片302与第一芯片301进行信号传输,并使得第二芯片302通过第一芯片301与互连基板20之间实现信号传输。其中,第二金属层322的设置方式同上所述,此处不再赘述。
基于此,为了使得垂直堆叠的第一芯片301和第二芯片302能够电连接,以实现信号传输,如图4所示,第一芯片301还包括多个第三凸点下金属(under bump metallization,UBM)焊盘403。一个第三凸点下金属焊盘403与一个第一通孔313电连接。第二芯片302还包括多个第四凸点下金属焊盘404。该第四凸点下金属焊盘404与第二金属层322电连接。
此外,芯片堆叠结构30还包括位于第一芯片301和第二芯片302之间的多个第三微凸块(micro bump,μbump)503和多个第四微凸块504。其中,一个第三微凸块503与一个第三凸点下金属焊盘403相键合。一个第四微凸块504与一个第四凸点下金属焊盘404、一个第三微凸块503相键合。这样一来,第二芯片302中的第二金属层322,可以通过多个第四凸点下金属焊盘404、多个第四微凸块504、多个第三微凸块503、多个第三凸点下金属焊盘403以及多个第一通孔313与第一芯片301中的第一金属层312电连接。
由此可以看出,第四凸点下金属焊盘404、第四微凸块504、第三微凸块503、第三凸点下金属焊盘403以及第一通孔313可以构成位于第二金属层322与第一金属层312之间的垂直互连路径,使得第一芯片301和第二芯片302之间具有较短的信号传输距离,达到提高第一芯片301和第二芯片302之间信号传输的效率。
此外,同理可得,如图3a所示,位于芯片堆叠结构30一侧的第三芯片40可以包括第三基底41以及位于第三基底41靠近互连基板20一侧的第三金属层42。第三金属层42的设置方式同上所述,此处不再赘述。该第三金属层42用于构成第三芯片40的电路结构,其可以与互连基板20电连接,从而能够通过互连基板20与芯片堆叠结构30中的第一芯片301以及第二芯片302实现信号传输。
由上述可知,第一芯片301与互连基板20电连接,第二芯片302与第一芯片301电连接,该第三芯片40也与互连基板20电连接。因此第一芯片301可以与互连基板20之间进行信号传输,第二芯片302可以通过第一芯片301与互连基板20之间进行信号传输。在此情况下,芯片堆叠结构30中的第一芯片301、第二芯片302可以通过该互连基板20与第三芯片40间接电连接,从而使得上述第一芯片301、第二芯片302可以通过互连基板20与第三芯片40之间实现信号传输。此时,芯片堆叠结构30与第 三芯片40的集成方式为2.5D集成方式。
需要说明的是,本申请实施例对第三芯片40的数量不做限定,可以根据互连基板20上表面A1的尺寸,以及第三芯片40的封装尺寸对第三芯片40的数量进行限定。
综上所述,本申请实施例提供的芯片封装结构10中包括至少一个芯片堆叠结构30和至少一个第三芯片40。其中,芯片堆叠结构30中包括采用3D集成技术,垂直键合的至少两个芯片,例如上述第一芯片301和第二芯片302。芯片堆叠结构30和第三芯片40采用2.5D集成技术,使得两者可以通过互连基板20实现信号传输。这样一来,一方面,相对于仅采用3D集成技术制备的芯片封装结构10而言,本申请将3D集成技术和2.5D集成技术相结合,可以在不增加工艺难度的情况下,集成较多数量的芯片。另一方面,本申请实施例提供的芯片封装结构10中,芯片堆叠结构30中的多个芯片采用3D集成技术进行垂直键合,因此该芯片堆叠结构30中的多个芯片之间可以实现垂直互连,从而能够减小互连路径,提高信号传输的效率。
在此基础上,在本申请的一些实施例中,图4所示的芯片堆叠结构30中,第一芯片301可以为模拟芯片,第二芯片302可以为数字芯片。在此情况下,第一芯片301的第一金属层312可以包括模拟电路。此时,主要由第一金属层312构成的第一芯片301的电路结构,可以用来对模拟信号进行传输、变换、处理、放大、测量和显示等处理。其中,模拟信号为连续变化的电信号。示例的,主要由第一金属层312构成的模拟电路可以包括放大电路、信号运算电路、信号处理电路、振荡电路、调制和解调电路,以及电源电路等。
此外,第二芯片302的第二金属层322可以包括数字电路。此时,主要由第二金属层322构成的第二芯片302的电路结构,可以用来对数字信号进行算术运算和逻辑运算。
示例的,上述第二芯片302中的上述数字电路可以包括中央处理单元(central processing unit,CPU),或者,芯片上系统(system on a chip,SOC)。此外,如图5所示,第二芯片302中的上述数字电路还可以包括电源管理单元(power management unit,PMU)中用于处理模拟信号的数字控制模块330。第一芯片301中的上述模拟电路可以包括PMU中用于处理数字信号的模拟控制模块的至少一部分。
例如,在PMU包括LC振荡电路的情况下,该LC振荡电路中的电容C,如图5所示可以集成于该第一金属层312中。这样在制作第一金属层312的过程中就可以完成电容C的制备,从而无需在互连基板20上单独设置电容C。其中,图5中电容C的位置为示意位置,并不代表电容C实际的位置。
由上述可知,第一金属层312包括多层采用金属材料构成的金属走线31。在此情况下,相邻的两层金属走线31之间可以形成上述电容C。例如,当第一金属层312包括10层金属走线31时,第8层金属走线31的一部分可以作为电容C的下基板,第9层金属走线31的一部分可以作为电容C的上基板。该LC振荡电路中的电容C,可以在PMU进行充电管理的过程中,进行电能的存储和释放。
在此情况下,第一芯片301中的PMU可以向第二芯片302中的CPU或者SOC进行供电。此时,由该第一芯片301和第二芯片302构成的芯片堆叠结构30可以作为一个具有计算、供电能力的集成芯片上系统(system on integrated chips,SOIC)模块。
这样一来,由于第一芯片301和第二芯片302之间垂直键合,其供电路径为上述垂直供电路径,因此可以提高PMU向CPU或者SOC的供电效率,以及PMU与CPU或者SOC的集成度。有利于提高CPU或者SOC的运算能力,以及具有该芯片封装结构10的电子设备01的平台竞争力。
此外,由上述可知,可以将PMU中的数字控制模块330和模拟控制模块拆开,将数字控制模块330与CPU或者SOC集成于第二芯片302中主要由第二金属层322构成的数字电路中,将模拟控制模块集成于第一芯片301中主要由第一金属层312构成的模拟电路中。
在此情况下,对于作为模拟芯片的第一芯片301而言,由于模拟芯片工艺中的晶体管的可靠性、精度等因素的制约,使得该晶体管的尺寸难以减小,因此可以采用65nm(芯片中晶体管的最小线宽)左右的工艺,制备上述第一芯片301。但是对于作为数字芯片的第二芯片302而言,可以采用7nm或者5nm(芯片中晶体管的最小线宽)的较为先进的工艺,制备该第二芯片302,从而获得尺寸较小,性能高的第二芯片302,降低产品的成本的目的。
在此基础上,由图5可知,第一芯片301的第一基底311上制作有第一通孔313,该第一芯片301为模拟芯片。由上述可知制作模拟芯片采用的制备工艺,其制得的晶体管的线宽较大,例如为65nm左右,工艺较为成熟。因此将作为模拟芯片的第一芯片301靠近互连基板20设置,且将第一通孔313设置于第一芯片301中,有利于提高第一通孔313的良率。
需要说明的是,上述是以第一芯片301为模拟芯片,第二芯片302为数字芯片为例进行的说明。当在数字芯片上制作通孔可以满足工艺良率以及成本要求时,在本申请的另一些实施例中,上述第一芯片301可以为数字芯片,第二芯片302可以为模拟电路。在此情况下,PMU中的数字控制模块330可以与CPU或者SOC集成于靠近互连基板20的第一芯片301中,PMU中的模拟控制模块可以集成于远离互连基板20的第二芯片302中。在此情况下,上述第一通孔313制作于作为数字芯片的第一芯片301中。
此外,上述以将PMU中的数字控制模块330和模拟控制模块拆开分别集成于不同的芯片为例进行的说明。在本申请的另一些实施例中,还可以将其他内核(intellectual property,IP)电路中的数字控制模块和模拟控制模块拆开,并采用上述发放时集成于芯片堆叠结构30中的不同芯片中。
示例的,上述IP电路可以包括高宽带存储器(high band width memory,HBM)电路、物理层器件(physical layer device,PHY)、外设部件互连标准(peripheral component interconnect express,PCI-Express)电路、双倍速率物理层器件(double data rate physical,DDR PHY),或者,平行(parallel)输入/输出(input/output,IO)接口电路。
以下对图5所示的芯片堆叠结构30的制作方法进行说明。首先,如图6a所示,在采用硅晶圆(wafer)构成的第一基底311上,制备第一金属层312和介电层300。接下来,制作第一通孔313。该第一通孔313的一端与第一金属层312电连接,另一端穿入至第一基底311中。
其中,当上述第一金属层312构成的电路结构包括PMU的模拟控制模块时,可以在制作第一金属层312的同时,将该模拟控制模块中的电容C集成于上述第一金属层312中。该电容C的集成方式同上所述,此处不再赘述。此外,还可以在第一金属层312远离第一基底311的一侧制作多个第一凸点下金属焊盘401,该第一凸点下金属焊盘401与第一金属层312电连接。
接下来,如图6b所示,将第一基底311所在的一侧向上,并在第一凸点下金属焊盘401所在的一侧采用临时键合(temporary bonding)工艺,键合载板(carries wafer)500。接下来,对第一基底311进行减薄,以露出第一通孔313的一端。然后,在第一通孔313上制作第三凸点下金属焊盘403,以及与该第三凸点下金属焊盘403相键合的第三微凸块503。
接下来,如图6c所示,在由另一片硅晶圆构成的第二基底321上,制作第二金属层322。其中,该第二金属层322中可以集成有上述PMU中的数字控制模块330、CPU或者SOC。然后,制作与第二金属层322电连接的第四凸点下金属焊盘404,以及与该第四凸点下金属焊盘404相键合的第四微凸块504。接下来,将多个第三微凸块503与多个第四微凸块504一一键合。
接下来,可以采用机械研磨或者激光切割工艺,去除如图6c所示的载板500,并对去除载板500后的结构进行切割,从而可以得到多个如图5所示的芯片堆叠结构30。
接下来,可以将上述芯片堆叠结构30和第三芯片键合于互连基板20的同一侧,以构成如图7所示的芯片封装结构10。示例的,上述第三芯片可以为I/O接口芯片或者HBM存储芯片。例如,图7所示的芯片封装结构10可以包括至少两个第三芯片,例如分别位于芯片堆叠结构30两侧的第三芯片40a和第三芯片40b。其中,第三芯片40a可以为上述I/O接口芯片,第三芯片40b可以为上述HBM存储芯片。这样一来,该芯片封装结构10中,即可以集成有作为具有计算、供电能力的SOIC模块(即芯片堆叠结构30),又集成有I/O接口芯片和HBM存储芯片,从而可以在提高芯片供电效率的基础上,增加芯片封装结构10中集成芯片的数量,提高了芯片封装结构10的芯片集成度。
接下来,结合不同的示例,对互连基板20的结构,以及芯片堆叠结构30和第三芯片40与互连基板20的键合方式进行举例说明。
示例一
本示例中,互连基板20可以为如图8a所示的重布线层(redistribution layer,RDL)50。在制作过程中,可以在一载板500上制作多层金属走线31和介电层300,以形成重布线层50。
基于此,在第一芯片301中,模拟电路包括PMU中模拟控制模块的至少一部分,且该PMU包括LC振荡电路的情况下,该LC振荡电路中的一部分电感,例如如图8a所示的第一电感L1,可以集成于重布线层50中的金属走线31中。这样在制作重布线层50的过程中就可以完成第一电感L1的制备,从而无需在互连基板20上单独设置电感。
该LC振荡电路中的第一电感L1,可以在PMU进行充电管理的过程中,对电容C的充放电过程进行缓冲,使得电容C中的电量能够逐渐增加或者逐渐减小。本申请实 施例对第一电感L1的数量不做限定,可以根据PMU中供电架构的设计需要进行设定。
接下来,由上述可知,芯片堆叠结构30中的第一芯片301具有多个第一凸点下金属焊盘401。该第一凸点下金属焊盘401位于与该第一芯片301中第一金属层312远离第一衬底311的一侧,且与第一金属层312相键合。在此情况下,为了将芯片堆叠结构30与重布线层50电连接,可以将上述第一凸点下金属焊盘401与上述重布线层50中的金属走线31通过铜柱60电连接。
此外,由上述可知,第三芯片40可以包括第三基底41,以及位于该第三基底41靠近互连基板20一侧的第三金属层42。此外,该第三芯片40还可以包括多个第二凸点下金属焊盘402,该第二凸点下金属焊盘402与第三金属层42相键合。在此情况下,为了将第三芯片40与重布线层50电连接,可以将第二凸点下金属焊盘402与重布线层50中的金属走线通过铜柱60电连接。
接下来,可以将图8a中的载板500去除。然后,如图8b所示,在重布线层50背离芯片堆叠结构30和第三芯片40的一侧制作第五微凸块505。该第五微凸块505可以为控制塌陷芯片连接(controlled collapse chip connection,C4)凸块。
图8a和图8b是以芯片封装结构10包括位于重布线层50上的一个芯片堆叠结构30和一个第三芯片40为例进行的说明。在本申请的另一些实施例中,如图8c所示,芯片封装结构10可以包括位于重布线层50上的一个芯片堆叠结构30以及分别位于该芯片堆叠结构30左、右两侧的第三芯片40。
在此基础上,如图8c所示,该芯片封装结构10还可以包括塑封层(molding)70。该塑封层70可以对芯片堆叠结构30以及第三芯片40的周边进行包裹,以对芯片堆叠结构30和第三芯片40进行保护和加固。
接下来,上述芯片封装结构10还包括如图8d所示的封装基板(substrate)80。该封装基板80位于互连基板,即上述重布线层50远离芯片堆叠结构30的一侧。该封装基板80可以通过位于重布线层50下方的第五微凸块505,与该重布线层50电连接。为了对第五微凸块505进行保护,可以采用点胶工艺,在封装基板80和重布线层50之间填充底胶(underfill)51。
基于此,在第一芯片301中,模拟电路包括PMU中模拟控制模块的至少一部分,且该PMU包括LC振荡电路的情况下,该LC振荡电路中的一部分电感,例如如图8d所示的第二电感L2,可以集成于封装基板80中。这样在制作封装基板80的过程中就可以完成第二电感L2的制备,从而无需在互连基板20上单独设置电容电感。
该LC振荡电路中的第二电感L2,可以在PMU进行充电管理的过程中,对电容C的充放电过程进行缓冲,使得电容C中的电量能够逐渐增加或者逐渐减小。本申请实施例对第二电感L2的数量不做限定,可以根据PMU中供电架构的设计需要进行设定。
接下来,如图8e所示,安装散热盖(lid)71。该散热盖71与芯片堆叠结构30、第三芯片40之间设置有导热界面材料层(thermal interface material,TIM)72。该导热界面材料层72覆盖芯片堆叠结构30、第三芯片40远离互连基板,即上述重布线层50的一侧表面。上述散热盖71覆盖导热界面材料层72,并于封装基板80相连接。在导热界面材料层72的导热作用下,可以将芯片堆叠结构30、第三芯片40产生的热量导入至散热盖71,以通过散热盖71进行散热。
然后,在封装基板80远离重布线层50的一侧表面制作BGA12,从而完成芯片封装结构10的制备。
由上述可知,上述采用重布线层50作为互连基板20将芯片堆叠结构30、第三芯片40与封装基板80电连接,以形成芯片封装结构10的方法可以称为扇出(fan out)型封装方式。
示例二
本示例中,互连基板20可以为如图9a所示的转接板(interposer)90,该转接板90包括第四基底901、设置于第四基底901内的重布线结构902,以及贯穿第四基底901一部分的多个第二通孔903。重布线结构902设置于第二通孔903靠近芯片堆叠结构30的一侧,且该重布线结构902中的金属走线31与第二通孔903电连接。
接下来,如图9b所示,芯片堆叠结构30中的第一芯片301具有多个第一凸点下金属焊盘401。该第一凸点下金属焊盘401位于与该第一芯片301中第一金属层312远离第一衬底311的一侧。
在此情况下,为了使得芯片堆叠结构30能够与互连基板20电连接,如图9b所示,该芯片封装结构10还包括多个第一微凸块501。该第一微凸块501位于芯片堆叠结构30与转接板90之间。一个第一微凸块501与一个第一凸点下金属焊盘401,以及重布线结构902中的金属走线31电连接。这样一来,芯片堆叠结构30可以通过第一微凸块501、重布线结构902与转接板90中的第二通孔903电连接。
此外,如图9b所示,第三芯片40可以包括第三基底41以及依次位于该第三基底41靠近互连基板20一侧的第三金属层42、多个第二凸点下金属焊盘402。此外,该第二凸点下金属焊盘402与第三金属层42电连接。
在此情况下,为了将第三芯片40与转接板90电连接,上述芯片封装结构10还包括多个第二微凸块502。该第二微凸块502位于第三芯片40与转接板90之间。一个第二微凸块502与一个第二凸点下金属焊盘402,以及重布线结构902中的金属走线31电连接。这样一来,第三芯片40可以通过第二微凸块502、重布线结构902与转接板90中的第二通孔903电连接,从而可以使得第三芯片40、芯片堆叠结构30之间能够通过转接板90中的第二通孔903实现信号传输。
接下来,如图9c所示,在转接板90背离芯片堆叠结构30和第三芯片40的一侧制作第五微凸块505。其中,图9b是以芯片封装结构10包括位于转接板90上的一个芯片堆叠结构30和一个第三芯片40为例进行的说明。在本申请的另一些实施例中,如图9c所示,芯片封装结构10可以包括位于转接板90上的两个芯片堆叠结构30以及分别位于上述两个芯片堆叠结构30左、右两侧的第三芯片40。本申请对芯片封装结构10中芯片堆叠结构30的数量不做限定。
为了对上述第一微凸块501、第二微凸块502进行保护,可以在芯片堆叠结构30、第三芯片40与转接板90之间填充底胶51。然后制作塑封层70,以对芯片堆叠结构30以及第三芯片40的周边进行包裹。塑封层70的作用同上所述,此处不再赘述。
接下来,在转接板90远离芯片堆叠结构30的一侧制作第五微凸块505。然后,如图9d所示,通能过上述第五微凸块505将承载有芯片堆叠结构30、第三芯片40的转接板90与封装基板80电连接。同上,为了对第五微凸块505进行保护,可以在封 装基板80和转接板90之间填充底胶51。
同上所述,在第一芯片301中的上述模拟电路包括PMU中模拟控制模块的至少一部分,且该PMU包括LC振荡电路的情况下,该LC振荡电路中的一部分电感,如图9e所示的第二电感L2,可以集成于封装基板80中。
接下来,如图9e所示,安装散热盖(lid)71。该散热盖71与芯片堆叠结构30、第三芯片40之间设置有导热界面材料层72。导热界面材料层72的设置方式同上所述,此处不再赘述。接下来,在封装基板80远离重布线层50的一侧表面制作BGA12,从而完成芯片封装结构10的制备。
对于上述示例一和示例二中任意一个示例而言,采用3D芯片集成技术制备的芯片堆叠结构30中的第一芯片301中可以集成有PMU中的模拟控制模块以及上述IP电路的模拟控制模块。第二芯片302中可以集成PMU中的数字控制模块330、上述IP电路的数字控制模块以及CPU或者SOC。从而使得PMU与CPU或者SOC之间具有垂直供电路径,提高PMU的供电效率。
此外,采用2.5D芯片集成技术,可以将至少一个第三芯片40与上述芯片堆叠结构30集成于同一个重布线层50或者转接板90上。上述第三芯片40可以为I/O接口芯片或者HBM存储芯片。从而能够使得该芯片封装结构10中,即可以集成有作为具有计算、供电能力的SOIC模块(即芯片堆叠结构30),又集成有I/O接口芯片和HBM存储芯片。
此外,当上述芯片封装结构10中集成有至少两个芯片堆叠结构30时,每个具有计算、供电能力的SOIC模块(即芯片堆叠结构30)具有独立的电源管理功能,供电不受其他SOIC模块的影响。因此,可以根据产品应用需求,在同一个芯片封装结构10中集成不同规格的多个上述SOIC模块,灵活实现产品的设计要求。
以上所述,仅为本申请的具体实施方式,但本申请的保护范围并不局限于此,任何熟悉本技术领域的技术人员在本申请揭露的技术范围内,可轻易想到变化或替换,都应涵盖在本申请的保护范围之内。因此,本申请的保护范围应以所述权利要求的保护范围为准。

Claims (15)

  1. 一种芯片封装结构,其特征在于,包括:
    互连基板;
    至少一个芯片堆叠结构;所述芯片堆叠结构包括第一芯片和第二芯片;所述第一芯片的有源面朝向所述互连基板,且所述第一芯片与所述互连基板电连接;所述第二芯片的有源面朝向所述第一芯片的背面,且所述第二芯片与所述第一芯片电连接;
    所述第一芯片包括:
    第一基底;
    多个第一通孔,贯穿所述第一基底;
    第一金属层,位于所述第一基底远离所述第二芯片的一侧,且与所述第一通孔、所述互连基板电连接;所述第一金属层包括模拟电路;
    所述第二芯片包括:
    第二基底;
    第二金属层,位于所述第二基底靠近所述第一芯片的一侧,且通过所述第一通孔与所述第一金属层、所述互连基板电连接;所述第二金属层包括数字电路。
  2. 根据权利要求1所述的芯片封装结构,其特征在于,所述模拟电路包括多个电容,所述电容集成于所述第一金属层中。
  3. 根据权利要求1或2所述的芯片封装结构,其特征在于,
    所述模拟电路包括电源管理单元中用于处理模拟信号的模拟控制模块的至少一部分;
    所述数字电路包括所述电源管理单元中用于处理数字信号的数字控制模块,以及中央处理单元CPU或者芯片上系统SOC;
    其中,所述电源管理单元用于向所述CPU或者所述SOC供电。
  4. 根据权利要求1-3任一项所述的芯片封装结构,所述互连基板为重布线层;
    所述第一芯片还包括多个第一凸点下金属焊盘,所述第一凸点下金属焊盘位于所述第一金属层远离所述第一基底的一侧;所述第一凸点下金属焊盘与所述第一金属层、所述重布线层中的金属走线电连接。
  5. 根据权利要求4所述的芯片封装结构,其特征在于,所述模拟电路包括多个第一电感,所述第一电感集成于所述重布线层的金属走线中。
  6. 根据权利要求4或5所述的芯片封装结构,其特征在于,所述芯片封装结构还包括至少一个第三芯片,所述第三芯片的有源面朝向所述互连基板,且所述第三芯片与所述芯片堆叠结构位于所述互连基板的同一侧;
    所述第三芯片包括:第三基底,依次位于所述第三基底靠近所述互连基板一侧的第三金属层、多个第二凸点下金属焊盘;所述第二凸点下金属焊盘与所述第三金属层、所述重布线层中的金属走线电连接。
  7. 根据权利要求1-3任一项所述的芯片封装结构,其特征在于,
    所述互连基板包括转接板,所述转接板包括第四基底、设置于所述第四基底内的重布线结构以及贯穿所述第四基底一部分的多个第二通孔;所述重布线结构设置于所述第二通孔靠近所述芯片堆叠结构的一侧,且所述重布线结构中的金属走线与所述第 二通孔电连接;
    所述第一芯片还包括多个第一凸点下金属焊盘,所述第一凸点下金属焊盘位于所述第一金属层远离所述第一基底的一侧;
    所述芯片封装结构还包括多个第一微凸块,所述第一微凸块位于所述芯片堆叠结构与所述互连基板之间;一个所述第一微凸块与一个所述第一凸点下金属焊盘,以及所述重布线结构中的金属走线电连接。
  8. 根据权利要求7所述的芯片封装结构,其特征在于,所述芯片封装结构还包括至少一个第三芯片,所述第三芯片的有源面朝向所述互连基板,且所述第三芯片与所述芯片堆叠结构位于所述互连基板的同一侧;
    所述第三芯片包括:第三基底,依次位于所述第三基底靠近所述互连基板一侧的第三金属层、多个第二凸点下金属焊盘;
    所述芯片封装结构还包括多个第二微凸块,所述第二微凸块位于所述第三芯片与所述互连基板之间;一个所述第二微凸块与一个所述第二凸点下金属焊盘,以及所述重布线结构中的金属走线电连接。
  9. 根据权利要求6或8所述的芯片封装结构,其特征在于,所述第三芯片包括接口芯片或者存储芯片。
  10. 根据权利要求1-9任一项所述的芯片封装结构,其特征在于,
    所述第一芯片还包括多个第三凸点下金属焊盘,一个所述第三凸点下金属焊盘与一个所述第一通孔电连接;
    所述第二芯片还包括多个第四凸点下金属焊盘,所述第四凸点下金属焊盘与所述第二金属层电连接;
    所述芯片堆叠结构还包括:
    多个第三微凸块,位于所述第一芯片和所述第二芯片之间;一个所述第三微凸块与一个所述第三凸点下金属焊盘相键合;
    多个第四微凸块,位于所述第一芯片和所述第二芯片之间;一个所述第四微凸块与一个所述第四凸点下金属焊盘、一个所述第三微凸块相键合。
  11. 根据权利要求1-10任一项所述的芯片封装结构,其特征在于,
    所述芯片封装结构还包括封装基板;所述封装基板位于所述互连基板远离所述芯片堆叠结构的一侧;
    所述芯片封装结构还包括多个第五微凸块,所述第五微凸块位于所述封装基板和所述互连基板之间;所述第五微凸块用于将所述封装基板和互连基板电连接。
  12. 根据权利要求11所述的芯片封装结构,其特征在于,所述模拟电路包括多个第二电感,所述第二电感集成于所述封装基板内。
  13. 根据权利要求6或8所述的芯片封装结构,其特征在于,所述芯片封装结构还包括塑封层,所述塑封层包裹所述芯片堆叠结构以及所述第三芯片的周边,且与所述互连基板相连接。
  14. 根据权利要求13所述的芯片封装结构,其特征在于,所述芯片封装结构还包括:
    导热界面材料层,覆盖所述芯片堆叠结构、所述第三芯片远离所述互连基板的一 侧表面;
    散热盖,覆盖所述导热界面材料层,并于所述封装基板相连接;
    底胶,设置于所述互连基板与所述封装基板之间。
  15. 一种电子设备,其特征在于,包括印刷电路板以及如权利要求1-14任一项所述的芯片封装结构;所述芯片封装结构与所述印刷电路板电连接。
PCT/CN2020/103886 2020-07-23 2020-07-23 一种芯片封装结构、电子设备 WO2022016470A1 (zh)

Priority Applications (2)

Application Number Priority Date Filing Date Title
CN202080101723.4A CN115699302A (zh) 2020-07-23 2020-07-23 一种芯片封装结构、电子设备
PCT/CN2020/103886 WO2022016470A1 (zh) 2020-07-23 2020-07-23 一种芯片封装结构、电子设备

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/CN2020/103886 WO2022016470A1 (zh) 2020-07-23 2020-07-23 一种芯片封装结构、电子设备

Publications (1)

Publication Number Publication Date
WO2022016470A1 true WO2022016470A1 (zh) 2022-01-27

Family

ID=79729954

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/CN2020/103886 WO2022016470A1 (zh) 2020-07-23 2020-07-23 一种芯片封装结构、电子设备

Country Status (2)

Country Link
CN (1) CN115699302A (zh)
WO (1) WO2022016470A1 (zh)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN116314055A (zh) * 2023-02-10 2023-06-23 宜确半导体(苏州)有限公司 一种半导体封装结构及射频前端模块产品
CN116613154A (zh) * 2023-07-20 2023-08-18 盛合晶微半导体(江阴)有限公司 改善电源信号传输的2.5d封装结构及其制备方法
CN116721957A (zh) * 2023-08-10 2023-09-08 四川明泰微电子科技股份有限公司 一种封装芯片推料机构及芯片成型装置
WO2024067569A1 (zh) * 2022-09-30 2024-04-04 维沃移动通信有限公司 芯片组件、电子设备以及芯片组件的制备方法

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8860215B2 (en) * 2011-08-24 2014-10-14 Ps4 Luxco S.A.R.L. Semiconductor device and method of manufacturing the same
US20160307875A1 (en) * 2006-10-02 2016-10-20 Renesas Electronics Corporation Electronic device
US9620455B2 (en) * 2010-06-24 2017-04-11 STATS ChipPAC Pte. Ltd. Semiconductor device and method of forming anisotropic conductive film between semiconductor die and build-up interconnect structure
CN110024116A (zh) * 2016-12-27 2019-07-16 英特尔公司 堆叠管芯腔封装
CN110060974A (zh) * 2014-02-14 2019-07-26 高通股份有限公司 包括重分布层上的堆叠管芯的集成器件
CN110943061A (zh) * 2018-09-21 2020-03-31 三星电子株式会社 半导体封装及其制造方法

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20160307875A1 (en) * 2006-10-02 2016-10-20 Renesas Electronics Corporation Electronic device
US9620455B2 (en) * 2010-06-24 2017-04-11 STATS ChipPAC Pte. Ltd. Semiconductor device and method of forming anisotropic conductive film between semiconductor die and build-up interconnect structure
US8860215B2 (en) * 2011-08-24 2014-10-14 Ps4 Luxco S.A.R.L. Semiconductor device and method of manufacturing the same
CN110060974A (zh) * 2014-02-14 2019-07-26 高通股份有限公司 包括重分布层上的堆叠管芯的集成器件
CN110024116A (zh) * 2016-12-27 2019-07-16 英特尔公司 堆叠管芯腔封装
CN110943061A (zh) * 2018-09-21 2020-03-31 三星电子株式会社 半导体封装及其制造方法

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2024067569A1 (zh) * 2022-09-30 2024-04-04 维沃移动通信有限公司 芯片组件、电子设备以及芯片组件的制备方法
CN116314055A (zh) * 2023-02-10 2023-06-23 宜确半导体(苏州)有限公司 一种半导体封装结构及射频前端模块产品
CN116314055B (zh) * 2023-02-10 2024-01-05 宜确半导体(苏州)有限公司 一种半导体封装结构及射频前端模块产品
CN116613154A (zh) * 2023-07-20 2023-08-18 盛合晶微半导体(江阴)有限公司 改善电源信号传输的2.5d封装结构及其制备方法
CN116613154B (zh) * 2023-07-20 2023-09-19 盛合晶微半导体(江阴)有限公司 改善电源信号传输的2.5d封装结构及其制备方法
CN116721957A (zh) * 2023-08-10 2023-09-08 四川明泰微电子科技股份有限公司 一种封装芯片推料机构及芯片成型装置
CN116721957B (zh) * 2023-08-10 2023-10-13 四川明泰微电子科技股份有限公司 一种封装芯片推料机构及芯片成型装置

Also Published As

Publication number Publication date
CN115699302A (zh) 2023-02-03

Similar Documents

Publication Publication Date Title
WO2022016470A1 (zh) 一种芯片封装结构、电子设备
US9391013B2 (en) 3D integrated circuit package with window interposer
US20200144187A1 (en) Direct bonded heterogeneous integration packaging structures
US20230138386A1 (en) Bridge hub tiling architecture
TW423082B (en) Highly integrated chip-on-chip packaging
US9953907B2 (en) PoP device
TW201810600A (zh) 半導體封裝
JP2005217205A (ja) チップ積層構成の3次元半導体装置及び該装置に用いられるスペーサチップ
US20140252561A1 (en) Via-enabled package-on-package
KR101942736B1 (ko) 반도체 패키지 연결 시스템
US20240071940A1 (en) Creating interconnects between dies using a cross-over die and through-die vias
CN116108900A (zh) 加速器结构、生成加速器结构的方法及其设备
Lau Chiplet design and heterogeneous integration packaging
Zheng et al. 3D stacked package technology and its application prospects
CN116884944A (zh) 半导体封装结构及封装方法
TW202318612A (zh) 電子裝置
TWI712116B (zh) 半導體封裝
US20240055343A1 (en) Semiconductor package structure
Lau State-Of-The-Art of Advanced Packaging
WO2022242333A1 (zh) 具有CoWoS封装结构的晶片、晶圆、设备及其生成方法
EP4203005A2 (en) Through-mold-interconnect structure on an ic die directly bonded to another ic die
TW202410224A (zh) 半導體封裝結構
TW202416460A (zh) 半導體封裝和其製造方法
TW202347675A (zh) 電子封裝件及其製法

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 20946006

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 20946006

Country of ref document: EP

Kind code of ref document: A1