WO2007114098A1 - ジッタ増幅器、ジッタ増幅方法、電子デバイス、試験装置、及び試験方法 - Google Patents
ジッタ増幅器、ジッタ増幅方法、電子デバイス、試験装置、及び試験方法 Download PDFInfo
- Publication number
- WO2007114098A1 WO2007114098A1 PCT/JP2007/056186 JP2007056186W WO2007114098A1 WO 2007114098 A1 WO2007114098 A1 WO 2007114098A1 JP 2007056186 W JP2007056186 W JP 2007056186W WO 2007114098 A1 WO2007114098 A1 WO 2007114098A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- jitter
- signal
- component
- amplifier
- input signal
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/31708—Analysis of signal quality
- G01R31/31709—Jitter measurements; Jitter generators
Definitions
- the present invention relates to a jitter amplifier, a jitter amplification method, an electronic device, a test apparatus, and a test method.
- the present invention relates to a jitter amplifier that amplifies or attenuates a jitter component included in an input signal, and an electronic device and a test apparatus including the jitter amplifier.
- This application is related to the following US applications: For designated countries where incorporation by reference of documents is permitted, the contents described in the following application are incorporated into this application by reference and made a part of this application.
- a PLL Phase Locked Loop
- a circuit that outputs a jitter component included in an input signal by changing it with a predetermined gain G.
- the original use of the PLL is to generate an oscillation signal that is synchronized with the reference signal, and is not a circuit that is designed to output the jitter component by changing it.
- the PLL includes a phase detector, a loop filter, a voltage controlled oscillator, and a frequency divider.
- the phase detector compares the phases of a predetermined reference signal (input signal) and the oscillation signal and outputs a control signal corresponding to the phase difference.
- the loop filter passes a predetermined frequency component of the control signal.
- the voltage controlled oscillator generates an oscillation signal having a frequency corresponding to the voltage level of the control signal passed by the loop filter.
- the oscillation signal is fed back to the phase detector via the frequency divider.
- the PLL generates an oscillation signal synchronized with the reference signal. Disclosure of the invention
- the transfer function of the phase detector is Kd
- the transfer function of the loop filter is F (s)
- the transfer function of the voltage control oscillator is K Zs
- the division ratio of the divider is 1.
- the gain G ( ⁇ ) of the PLL is expressed by Equation (3) over the control band.
- ⁇ is an angular frequency
- the gain G (co) of the PLL is 1 or less and 1 or more.
- a general PLL is designed so that the gain G (co) that reduces the jitter of the oscillation signal is almost zero.
- the gain G (co) must be approximately 1 in the low offset frequency region where the oscillation signal is phase-synchronized with the reference signal. For this reason, even if a PLL is used as a jitter attenuator, low offset frequency jitter cannot be attenuated! /.
- the gain G (co) of the PLL is in the range of 1 or less and 1 or more, the jitter component of the reference signal cannot be amplified. In other words, the PLL cannot function as a jitter amplifier.
- an object of the present invention is to provide a jitter amplifier, a jitter amplification method, an electronic device, a test apparatus, and a test method that can solve the above-described problems.
- This object is achieved by a combination of features described in the independent claims.
- the dependent claims define further advantageous specific examples of the present invention.
- a jitter amplifier that amplifies or attenuates a jitter component included in an input signal, a jitter demodulator that demodulates the jitter component from the input signal, and a jitter
- a jitter amplifier including an amplifier circuit that amplifies or attenuates a jitter component by controlling the phase of an input signal based on the component.
- the amplifier circuit may include a variable delay circuit that outputs an input signal after being delayed by a delay amount based on a jitter component.
- the jitter demodulator may output a voltage corresponding to the jitter component, and the variable delay circuit may delay the input signal by a delay amount corresponding to the voltage value output from the jitter demodulator.
- the jitter demodulator may output a current corresponding to the jitter component, and the variable delay circuit may delay the input signal by a delay amount corresponding to the current value output from the jitter demodulator.
- the jitter demodulator demodulates the period jitter of the input signal.
- the jitter demodulator outputs a pulse signal having a predetermined pulse width according to the edge of the input signal, and a carrier frequency component of the input signal from the pulse signal, thereby removing the periodic signal. And a low-pass filter that demodulates the jitter.
- the jitter demodulator demodulates the timing jitter of the input signal.
- the jitter demodulator demodulates periodic jitter by outputting a pulse signal with a predetermined pulse width according to the edge of the input signal and removing the carrier frequency component of the input signal from the pulse signal. And a integrator that demodulates the timing jitter of the input signal by integrating the periodic jitter output from the low-pass filter.
- the input signal is a data signal
- the jitter demodulator may demodulate the jitter of the data signal.
- the jitter demodulator outputs a complementary data generator that generates a complementary data signal in which the data value changes at a bit boundary when the data value of the data signal does not change, and outputs an exclusive OR of the data signal and the complementary data signal.
- a complementary data generator that generates a complementary data signal in which the data value changes at a bit boundary when the data value of the data signal does not change, and outputs an exclusive OR of the data signal and the complementary data signal.
- a gain control unit for controlling the amplification rate of the jitter component output by the jitter demodulator with respect to the jitter component included in the input signal; [0020]
- the gain control unit controls the amplification factor in the jitter demodulator so that the jitter component is canceled by the variable delay circuit.
- the delay amount may change substantially linearly with respect to the voltage value or current value output from the jitter demodulator.
- the jitter amplifier includes first and second jitter demodulators and first and second amplifier circuits.
- the first jitter demodulator extracts a jitter component from the input signal, and the first jitter demodulator
- the amplifier circuit amplifies or attenuates the jitter component in the input signal by controlling the phase of the input signal based on the jitter component extracted by the first jitter demodulator, and the second jitter demodulator
- the jitter component included in the signal output from the first amplifier circuit is extracted, and the second amplifier circuit outputs the signal output from the first amplifier circuit based on the jitter component extracted by the second jitter demodulator.
- the jitter component in the signal may be amplified or attenuated.
- a jitter amplification method for amplifying a jitter component included in an input signal, based on a jitter demodulation stage for demodulating the jitter component from the input signal, and the jitter component.
- a jitter amplification method comprising an amplification step of amplifying or attenuating a jitter component by controlling the phase of an input signal.
- an electronic device that outputs an output signal, an operation circuit that generates the output signal, and jitter that amplifies or attenuates a jitter component included in the output signal and outputs the jitter
- the jitter amplifier is a jitter demodulator that demodulates the jitter component from the output signal, and an amplifier circuit that amplifies or attenuates the jitter component by controlling the phase of the output signal based on the jitter component.
- an electronic device to which an input signal is input, a jitter amplifier that amplifies or attenuates a jitter component included in the input signal, and a jitter amplifier.
- the jitter amplifier includes a jitter demodulator that demodulates the jitter component from the input signal, and controls the phase of the input signal based on the jitter component.
- An electronic device having an amplifying circuit for amplifying or attenuating is provided.
- a test apparatus for testing an electronic device which includes a pattern generation unit that generates a test signal to be input to the electronic device, and jitter in the test signal.
- a jitter application unit for applying a component, a jitter amplifier for amplifying or attenuating a jitter component applied to a test signal, and a driver for inputting a signal output from the amplifier to an electronic device.
- a test apparatus having a jitter demodulator that demodulates a component, and an amplification circuit that amplifies the jitter component by controlling the phase of the test signal based on the jitter component.
- a test apparatus for testing an electronic device, wherein a jitter amplifier that amplifies or attenuates a jitter component of an output signal of the electronic device, and a jitter amplifier outputs A jitter demodulator that demodulates the jitter component from the test signal, a jitter component, and a jitter component that demodulates the jitter component from the test signal. And amplifying circuit for amplifying the jitter component by controlling the phase of the test signal.
- a test method for testing an electronic device a pattern generation stage for generating a test signal to be input to the electronic device, and a jitter component in the test signal.
- a test method comprising: a jitter demodulation stage for demodulating a jitter component from a signal; and an amplification stage for amplifying the jitter component by controlling the phase of the test signal based on the jitter component.
- a test method for testing an electronic device comprising: a jitter amplification stage for amplifying or attenuating a jitter component of an output signal of the electronic device; and a jitter amplification stage.
- the comparator stage for measuring the output signal output in step S1 and the judgment stage for judging the quality of the electronic device based on the measurement result in the comparator stage.
- the jitter amplification stage demodulates the jitter component from the test signal.
- a test method is provided that includes a stage and an amplification stage that amplifies or attenuates a jitter component by controlling the phase of the test signal based on the jitter component.
- FIG. 1 is a diagram showing an example of the configuration of a jitter amplifier 100 according to an embodiment of the present invention.
- FIG. 2 is a diagram illustrating an example of a waveform of an input signal input to the extraction unit 20 and a waveform of an output signal output from the amplifier circuit 10.
- FIG. 3 is a diagram illustrating an example of the configuration of the jitter demodulator 22.
- FIG. 4 is a diagram showing an example of the operation of the pulse generator 30 described in FIG.
- FIG. 5 is a diagram showing another example of the configuration of the jitter demodulator 22.
- FIG. 6 is a diagram showing an example of a detailed configuration of the jitter demodulator 22.
- FIG. 7 is a diagram showing an example of a waveform of a control signal output from the integrator 70 described in FIG.
- FIG. 8 is a diagram showing another example of the configuration of the jitter demodulator 22.
- FIG. 9 is a timing chart showing an example of the operation of the complementary data generator 40.
- FIG. 10 is a diagram showing an example of the configuration of the complementary data generator 40.
- FIG. 11 is a diagram showing another example of the configuration of the jitter amplifier 100.
- FIG. 12 is a diagram showing another example of the configuration of the jitter amplifier 100.
- FIG. 13 is a diagram showing an example of the configuration of an electronic device 200 according to an embodiment of the present invention.
- FIG. 14 is a diagram showing another example of the configuration of the electronic device 200.
- FIG. 14 is a diagram showing another example of the configuration of the electronic device 200.
- FIG. 15 is a diagram showing an example of the configuration of a test apparatus 300 according to an embodiment of the present invention.
- FIG. 1 is a diagram showing an example of the configuration of the jitter amplifier 100 according to the embodiment of the present invention.
- the jitter amplifier 100 is a circuit that amplifies or attenuates a jitter component included in a given input signal.
- the jitter amplifier 100 receives a signal output from an electronic device 200 such as a semiconductor circuit as an input signal.
- the jitter amplifier 100 includes an extraction unit 20 and an amplification circuit 10.
- the extraction unit 20 includes a jitter demodulator 22 and extracts a jitter component included in the input signal.
- an input signal is branched and given to the extraction unit 20.
- the jitter demodulator 22 demodulates the jitter component from the input signal.
- the jitter demodulator 22 may demodulate the periodic jitter that demodulates the timing jitter of the input signal. The configuration and operation of the jitter demodulator 22 will be described later with reference to FIGS.
- the amplifier circuit 10 amplifies or attenuates the jitter component in the input signal by controlling the phase of the input signal based on the jitter component extracted by the extraction unit 20.
- the amplification circuit 10 is supplied with an input signal in parallel with the extraction unit 20.
- the amplifier circuit 10 may include a variable delay circuit 12 that amplifies or attenuates a jitter component in the input signal by delaying the input signal by a delay amount based on the jitter component.
- the jitter demodulator 22 controls the delay amount in the variable delay circuit 12 according to the jitter component.
- the variable delay circuit 12 is a circuit that generates a delay amount corresponding to the level of a given control signal, and the jitter demodulator 22 generates a control signal at a level corresponding to the jitter amount of the demodulated jitter component. Generate.
- the jitter demodulator 22 may output a voltage corresponding to the jitter component as a control signal.
- the variable delay circuit 12 delays the input signal by a delay amount corresponding to the voltage value of the control signal.
- the jitter demodulator 22 may output a current corresponding to the jitter component as a control signal.
- the variable delay circuit 12 delays the input signal by a delay amount corresponding to the current value of the control signal.
- the delay amount in the variable delay circuit 12 changes substantially linearly with respect to the voltage value or current value output from the jitter demodulator 22.
- FIG. 2 is a diagram illustrating an example of the waveform of the input signal input to the extraction unit 20 and the waveform of the output signal output from the amplifier circuit 10.
- time T, 2 ⁇ , 3 ⁇ , ... are input Indicates the ideal timing at which the signal should have an edge. That is, T indicates the period of the input signal.
- the phase of each edge of the input signal has a deviation from the ideal timing.
- the first edge (edge corresponding to time T) of the input signal has a deviation of TJ1 from the ideal timing
- the second edge is ideal. TJ2 deviation from timing.
- the extraction unit 20 detects the phase shift of each edge with respect to the ideal timing.
- the extraction unit 20 may detect the phase shift in each cycle of the input signal.
- the extraction unit 20 detects the phase shift of the rising edge of each pulse of the input signal. In other examples, the extraction unit 20 detects the phase shift of the falling edge of each pulse. Rising edge and falling edge phase shift may be detected. In addition, the extraction unit 20 may detect a period shift of each period with respect to the ideal period T of the input signal for each period.
- the extraction unit 20 controls the delay amount in the variable delay circuit 12 based on the jitter component detected in each cycle of the input signal.
- the variable delay circuit 12 may be set with a different delay amount in each cycle of the input signal.
- the extraction unit 20 controls the delay amount of the variable delay circuit 12 in the corresponding period of the input signal according to the jitter amount detected in each period of the input signal.
- the variable delay circuit 12 sets the delay amount with respect to the edge. By increasing the jitter amount according to TJ2, the phase of the edge is further delayed and the jitter amount TJ2 is amplified.
- variable delay circuit 12 determines the amount of delay with respect to the edge. Is reduced in accordance with the jitter amount TJ1, thereby further advancing the phase of the edge and amplifying the jitter amount TJ1.
- variable delay circuit 12 sets the edge without jitter as the initial delay amount. Delay based on. As a result, even when the phase of the edge is advanced from the ideal timing, the phase of the edge can be further advanced by reducing the delay amount.
- the amplification factor of the jitter component in the variable delay circuit 12 is represented by 1 + a.
- ⁇ is determined by the gain in the jitter demodulator 22 and the variable delay circuit 12.
- the jitter component of the input signal is amplified, and if a is negative, the jitter component of the input signal is attenuated.
- the variable delay circuit 12 can generate an output signal without jitter. That is, by adjusting the gain of at least one of the jitter demodulator 22 or the variable delay circuit 12, the jitter component can be amplified or attenuated at a desired amplification factor or attenuation factor.
- the delay amount in the variable delay circuit 12 changes linearly according to the level of a given control signal. That is, it is preferable that the delay amount ⁇ in the variable delay circuit 12 is expressed by the equation (4).
- timing jitter (TJ1, TJ2,..., TJ k,%) Of the k-th data transition in the input signal is ⁇ , and the timing jitter ⁇ is demodulated by the jitter demodulator 22 Signal
- the level of the output is V, and the k-th delay in the output signal output from the variable delay circuit 12 is
- ⁇ be the timing jitter of the data transition.
- the kth data transition of the input signal is
- the jitter demodulator 22 calculates the timing jitter ⁇ at the k-th data transition.
- control signal V is expressed by equation (5).
- K represents a gain in the jitter demodulator 22.
- the delay time of the variable delay circuit 12 from the occurrence of the kth data transition of the input signal to the occurrence of the kth data transition of the output signal is 6).
- the time t ′ at which the k-th data transition occurs in the output signal is the k equation (8).
- the jitter amplifier 100 detects, for example, the timing jitter of the kth data transition of the input signal, and controls the timing of the kth data transition of the input signal based on the jitter component. Therefore, the jitter demodulator 22 needs to detect the jitter component in the kth data transition and control the delay amount in the variable delay circuit 12 until the variable delay circuit 12 outputs the kth data transition. .
- the jitter amplifier 100 may further include means for delaying the timing for inputting the input signal to the variable delay circuit 12 according to the time required for detecting the jitter component in the jitter demodulator 22.
- a delay circuit having a predetermined delay amount may be further provided before the variable delay circuit 12.
- the variable delay circuit 12 does not vary the delay amount of the predetermined number of delay elements in the preceding stage, and the delay in the subsequent stage. By changing the delay amount of the element, the delay amount with respect to the input signal may be changed.
- the fixed delay amount of the predetermined number of delay elements in the preceding stage is preferably larger than the time required for the jitter demodulator 22 to demodulate the jitter component.
- the phase of the kth data transition of the input signal can be controlled according to the jitter component in the kth data transition of the input signal.
- FIG. 3 is a diagram showing an example of the configuration of the jitter demodulator 22.
- the jitter demodulator 22 in this example is a circuit that demodulates the periodic jitter of the input signal, and includes a noise generator 30 and a low-pass filter 50.
- the pulse generator 30 outputs a pulse signal having a predetermined pulse width according to the edge of the input signal.
- the low-pass filter 50 demodulates the periodic jitter of the input signal by removing the carrier frequency component of the input signal from the pulse signal.
- FIG. 4 is a diagram illustrating an example of the operation of the pulse generator 30 described in FIG.
- the pulse generator 30 outputs a pulse signal having a predetermined pulse width W according to the rising edge of the input signal.
- a control signal corresponding to the period jitter of the input signal can be generated.
- the jitter demodulator 22 further samples and holds the level of the control signal output from the low-pass filter 50 at a period corresponding to the ideal period of the input signal, and further supplies a sample-and-hold circuit to be supplied to the variable delay circuit 12. You may have. Thereby, the periodic jitter can be amplified or attenuated with higher accuracy.
- FIG. 5 is a diagram showing another example of the configuration of the jitter demodulator 22.
- the jitter demodulator 22 in this example is a circuit that demodulates the timing jitter of the input signal, and further includes an integrator 70 in addition to the configuration of the jitter demodulator 22 described in relation to FIG.
- the pulse generator 30 and the low-pass filter 50 are the same as the pulse generator 30 and the low-pass filter 50 shown in FIG.
- the integrator 70 integrates the periodic jitter output from the low-pass filter 50, thereby Demodulate the timing jitter of the force signal. For example, the integrator 70 increases the signal level at a predetermined increase rate while the pulse signal shown in FIG. 4 indicates H logic, and decreases the signal level at a predetermined decrease rate while the pulse signal indicates L logic. Output a control signal. By such an operation, the integrator 70 can demodulate the timing jitter of the input signal.
- the operation of integrator 70 is not limited to this operation example.
- the operation of the integrator 70 may be any operation that can demodulate the timing jitter of the input signal.
- the jitter demodulator 22 may further include a switch 80 for switching whether to output a shift in the period jitter or timing jitter of the input signal.
- the switch 80 selects either the periodic jitter output from the low-pass filter 50 or the timing jitter output from the integrator 70 and supplies the selected jitter to the variable delay circuit 12.
- FIG. 6 is a diagram illustrating an example of a detailed configuration of the jitter demodulator 22.
- the pulse generator 30 in this example has a variable delay circuit 32 and an exclusive OR circuit 34.
- the variable delay circuit 32 delays the input signal by a delay amount corresponding to the pulse width W that the pulse signal output from the pulse generator 30 should have.
- the exclusive OR circuit 34 outputs an exclusive OR of the input signal and the signal output from the variable delay circuit 32. With such a configuration, the Norse signal shown in FIG. 4 can be generated.
- the configuration of the pulse generator 30 is not limited to this configuration.
- the pulse generator 30 may be configured using an AND circuit or the like.
- the integrator 70 in this example includes a source current source 72, a sink current source 76, a capacitor 78, and a charge / discharge control unit 74.
- the source current source 72 generates a source current that defines the above-described increase rate of the control signal
- the sink current source 76 generates a sink current that defines the above-described decrease rate of the control signal.
- the capacitor 78 is charged and discharged by the source current source 72 and the sink current source 76 to generate a voltage level of the control signal.
- the charge / discharge control unit 74 charges the capacitor based on the source current while the pulse signal indicates logic H, and the source current force is based on the current obtained by reducing the sink current while the pulse signal indicates logic L. To discharge the capacitor.
- FIG. 7 is a diagram illustrating an example of a waveform of a control signal output from the integrator 70 described in FIG. Further, the pulse generator 30 in this example outputs a pulse signal according to the rising edge and falling edge of the input signal.
- the integrator 70 increases the signal level at a predetermined increase rate while the pulse signal indicates logic H, and the signal level increases at the predetermined decrease rate while indicating pulse signal power logic.
- a decreasing control signal is output.
- the control signal is indicated by a dotted line.
- the extreme value of the control signal indicated by the dotted line becomes a predetermined level.
- the minimum value is at a level of approximately zero, and the maximum value is at a constant level.
- each extreme value has a difference ⁇ V corresponding to the jitter amount with respect to the predetermined level.
- the integrator 70 may further include a sample / hold circuit that samples and holds the control signal in accordance with the edge of the input signal and supplies the control signal to the variable delay circuit 12.
- the sample-and-hold circuit passes the control signal to the variable delay circuit 12 while the signal power output by the pulse generator 30 indicates 3 ⁇ 4 logic, while the signal output by the pulse generator 30 indicates L logic. Hold the signal level of the control signal and input it to the variable delay circuit 12.
- the integrator 70 may further include an averaging circuit that averages the control signal and supplies the averaged control signal to the variable delay circuit 12.
- the waveform output by the averaging circuit is the control signal waveform shown by the solid line in Fig. 7.
- the averaging circuit may remove a predetermined high band component of the control signal.
- the averaging circuit may output the moving average value of the timing jitter of the input signal by averaging the control signal over time.
- the averaging circuit outputs the moving average value of the timing jitter by removing the signal component output by the integrator 70 from the control signal output by the integrator 70 when there is no timing jitter in the input signal. May be.
- the averaging circuit use a low-pass filter, for example.
- FIG. 8 is a diagram showing another example of the configuration of the jitter demodulator 22.
- the input signal is a data signal
- the jitter demodulator 22 demodulates the jitter of the data signal.
- the jitter demodulator 22 includes a complementary data generator 40, an exclusive OR circuit 60, and a demodulation circuit 90.
- the complementary data generator 40 generates a complementary data signal in which the data value transitions at a bit boundary where the data value of the data signal does not transition.
- the exclusive OR circuit 60 outputs an exclusive OR of the data signal and the complementary data signal.
- the demodulation circuit 90 demodulates the jitter of the signal output from the exclusive OR circuit 60.
- the demodulation circuit 90 may have the same configuration as that of the jitter demodulator 22 described with reference to FIG. 5, which has the same configuration as that of the jitter demodulator 22 described with reference to FIG.
- FIG. 9 is a timing chart showing an example of the operation of the complementary data generator 40.
- the complementary data generator 40 receives the input data signal and generates a complementary data signal of the input data signal.
- the complementary data signal is a signal in which an edge is provided for each boundary of the data section of the input data signal on condition that there is no transition of the data value of the input data signal at the boundary of the data section.
- the complementary data signal may be a signal in which the edges of the input data signal and the edge of the complementary data signal are arranged at substantially the same time interval when arranged on the same time axis.
- the data section of the input data signal refers to a time during which one piece of non-continuous data is held in the input data signal transmitted serially, for example.
- the input data signal transmitted in multi-level may be the time during which symbol data is held. That is, the data interval may be a bit interval of the input data signal or a symbol interval.
- the data interval of the input data signal is exactly the same, and the data pattern at time (0-6T) is 110001.
- the edge timing of the input data signal is substantially the same as any one of timings (0, ⁇ , 2 ⁇ , ⁇ ).
- the complementary data generator 40 preferably generates a complementary data signal having an edge at the boundary of the data section where the edge of the input data signal does not exist, so that both the input data signal and the complementary data signal can be generated.
- the edges are arranged at a substantially constant interval, which allows the jitter demodulator 22 to operate at a substantially constant interval, reducing variations in output due to differences in the operation interval, etc. It is possible to demodulate jitter accurately.
- the exclusive OR circuit 60 outputs an exclusive OR of the input data signal and the complementary data signal. As a result, it is possible to generate a signal in which edges are arranged at substantially constant intervals. Then, the jitter component of the input data signal is stored in the signal.
- Demodulation circuit 90 outputs a pulse signal corresponding to the edge of the signal, and demodulates the jitter component based on the pulse signal.
- a control signal depending on the jitter of the complementary data signal is output to the variable delay circuit 12
- the data signal input to the variable delay circuit 12 does not transition. Therefore, even if the delay time of the variable delay circuit 12 changes according to the jitter of the complementary data signal, the output signal waveform of the variable delay circuit 12 is not affected. That is, even when the complementary data signal includes jitter, the influence of the jitter can be eliminated, and an output signal in which only the jitter included in the input data signal is amplified or attenuated can be generated.
- FIG. 10 is a diagram illustrating an example of the configuration of the complementary data generator 40.
- the complementary data generator 40 in this example includes a clock regenerator 41, a first D flip-flop 42, a second D flip-flop 43, a coincidence detector 44, a third D flip-flop 45, and a frequency divider 46. Have.
- the clock regenerator 41 generates a clock signal having substantially the same period as the data interval of the input data signal based on the input data signal.
- the first D flip-flop 42 takes in the input data signal according to the clock signal and outputs it.
- the second D flip-flop 43 takes in and outputs the signal output from the first D flip-flop 42 according to the clock signal. That is, the second D flip-flop 43 has the first The signal output from the D flip-flop 42 is delayed by one period of the data section of the input data signal and output.
- the coincidence detector 44 is a coincidence signal indicating an H logic when the value of the signal output from the first D flip-flop 42 and the value of the signal output from the second D flip-flop 43 match. Is output.
- the third D flip-flop 45 takes in and outputs the signal output from the coincidence detector 44 in accordance with the clock signal, and the internal data is reset by the output signal. That is, when the third D flip-flop 45 receives the rising edge of the clock signal and the signal received from the coincidence detector 44 indicates a logical value H, the third D flip-flop 45 has a minute pulse width shorter than the data interval of the input data signal. The pulse is output.
- the frequency divider 46 divides the signal output from the third D flip-flop 45 by two to generate a complementary data signal.
- dividing by two means generating a signal whose logic value transitions in accordance with either the rising edge or the falling edge of the signal output from the third D flip-flop 45.
- the configuration of the complementary data generator 40 is not limited to the configuration example.
- the complementary data generator 40 can have a variety of configurations.
- FIG. 11 is a diagram illustrating another example of the configuration of the jitter amplifier 100.
- the jitter amplifier 100 in this example differs from the jitter amplifier 100 described with reference to FIG.
- the amplifier circuit 10 is the same as the amplifier circuit 10 described with reference to FIG.
- the extraction unit 20 in this example further includes a gain control unit 24 in addition to the configuration of the extraction unit 20 described with reference to FIG.
- the jitter demodulator 22 is the same as the jitter demodulator 22 described in connection with FIG.
- the gain control unit 24 controls the gain K of the jitter demodulator 22.
- the gain of the data demodulator 22 is the amplification factor of the jitter component output from the jitter demodulator 22 with respect to the jitter component included in the input signal.
- the gain control unit 24 sets the gain K of the jitter demodulator 22 to any positive or negative value.
- the jitter amplifier 100 amplifies the jitter component included in the input signal. It has two functions: a function and a function to attenuate.
- the gain controller 24 may control the gain by controlling the circuit parameters of the jitter demodulator 22. In this case, the gain control unit 24 may control the gain by controlling the amount of current in the source current source 72 and the sink current source 76 described in FIG. 6, for example.
- the gain control unit 24 may control the gain with respect to the jitter component by other means including means for amplifying or attenuating the signal output from the jitter demodulator 22.
- the gain control unit 24 may control the gain in the jitter demodulator 22 such that the variable delay circuit 12 cancels the jitter component of the input signal. That is, the gain in the jitter demodulator 22 may be controlled so that the above-mentioned 1 + ⁇ becomes substantially zero. Thereby, the jitter amplifier 100 can remove a jitter component included in the input signal.
- FIG. 12 is a diagram showing another example of the configuration of the jitter amplifier 100.
- the jitter amplifier 100 in this example includes a first extraction unit 20-1, a second extraction unit 20-2, a first amplification circuit 10-1, and a second amplification circuit 10-2.
- the first and second extraction units 20 have the same configuration as the extraction unit 20 described with reference to FIGS.
- the first and second amplifier circuits 10 have the same configuration as the amplifier circuit 10 described in relation to FIGS.
- the first extraction unit 20-1 receives the input signal, extracts the jitter component of the input signal force, and controls the delay amount in the first amplifier circuit 10-1.
- the first amplifier circuit 10-1 receives the input signal and controls the phase of the input signal based on the jitter component extracted by the first extraction unit 20-1, thereby amplifying or amplifying the jitter component in the input signal. Attenuate.
- the second extraction unit 20-2 receives the signal output from the first amplifier circuit 10-1, and extracts the jitter component included in the signal.
- the second amplifier circuit 10-1 receives the signal output from the first amplifier circuit 10-1 and controls the phase of the signal based on the jitter component extracted by the second extraction unit 20-2. As a result, the jitter component included in the signal is amplified or attenuated.
- the amplification factor or attenuation factor of the jitter component included in the input signal can be increased in a synergistic manner. For example, even if the amplification factor per stage of the amplifier circuit 10 is limited, the jitter component can be amplified with a large amplification factor.
- the jitter amplifier 100 in this example has two stages of amplifier circuits 10 and extraction units 20. Further, a multi-stage amplifier circuit 10 and an extraction unit 20 may be provided.
- FIG. 13 is a diagram showing an example of the configuration of the electronic device 200 according to the embodiment of the present invention.
- the electronic device 200 includes an operation circuit 210 and a jitter amplifier 100.
- the jitter amplifier 100 is the same as the jitter amplifier 100 described with reference to FIGS.
- the operation circuit 210 generates an output signal to be output from the electronic device 200.
- the operation circuit 210 may be a circuit that generates an output signal in accordance with an externally applied signal.
- the jitter amplifier 100 amplifies or attenuates the jitter component of the output signal of the operation circuit 210.
- the jitter component of the output signal of electronic device 200 can be arbitrarily amplified or attenuated. For example, when the jitter component of the output signal is canceled by the jitter amplifier 100, the electronic device 200 can output an output signal having substantially zero jitter.
- the performance of the operation circuit 210 can be tested when the electronic device 200 is tested, and an output signal with reduced jitter can be output when the electronic device 200 is actually used.
- FIG. 14 is a diagram showing another example of the configuration of the electronic device 200.
- the electronic device 200 in this example includes a jitter amplifier 100 and an operation circuit 210.
- the jitter amplifier 100 amplifies or attenuates a jitter component included in an input signal input to the electronic device 200 and outputs the amplified signal.
- the operation circuit 210 operates based on a signal output from the jitter amplifier 100.
- the jitter component of the signal input to the operation circuit 210 can be arbitrarily amplified or attenuated.
- the jitter component of the input signal may be canceled by the jitter amplifier 100.
- the operation circuit 210 can operate based on an input signal whose jitter is substantially zero. Therefore, even if the input signal contains jitter, the error in the operating circuit 210 Can be reduced.
- the operation circuit 210 may allow the input signal to pass therethrough and control the jitter amount of the jitter component included in the input signal to a desired size. For example, even when the amount of jitter that can be applied by an external test apparatus is limited, the jitter amount can be amplified inside the electronic device 200 and the jitter tolerance test of the operation circuit 210 can be performed.
- the jitter amplifier 100 may pass an input signal when the electronic device 200 is operating or testing.
- FIG. 15 is a diagram showing an example of the configuration of the test apparatus 300 according to the embodiment of the present invention.
- the test apparatus 300 is a test apparatus for testing an electronic device 200 such as a semiconductor circuit, and includes a pattern generation unit 310, a jitter application unit 330, a plurality of jitter amplifiers 100, a dryno 340, a comparator 350, and a determination unit 360. .
- the pattern generation unit 310 generates a test signal to be input to the electronic device 200.
- the jitter applying unit 330 generates a jitter component to be applied to the test signal and applies it to the test signal. For example, the jitter applying unit 330 applies period jitter or timing jitter to the test signal.
- the first jitter amplifier 100-1 receives the test signal to which the jitter component is applied, amplifies the jitter component, and outputs it.
- the driver 340 inputs the test signal output from the first jitter amplifier 100-1 to the electronic device 200.
- a desired amount of jitter components can be applied to the electronic device 200. For example, a large jitter component can be applied to the test signal even when the amount of jitter that can be generated by the jitter applying unit 330 is limited. Thereby, the jitter resistance of the electronic device 200 can be tested in a wider range.
- the second jitter amplifier 100-2 receives an output signal output from the electronic device 200 according to the test signal, amplifies the jitter component included in the output signal, and outputs the amplified signal.
- the comparator 350 detects a jitter component included in the output signal output from the second jitter amplifier 100-2.
- the determination unit 360 determines the quality of the electronic device 200 based on the jitter component detected by the comparator 350. For example, the determination unit 360 uses the comparator 3 Based on whether the jitter component detected by 50 is within a predetermined range, the electronic device 2
- the first jitter amplifier 100-1 amplifies the jitter and outputs a signal.
- the second jitter amplifier 100-2 may pass the jitter component of the output signal of the electronic device 200 without being amplified or may be attenuated and input to the comparator 350.
- the determination unit 360 may determine pass / fail of the electronic device 200 based on an error in the output signal.
- the first jitter amplifier 10 When the jitter tolerance test of the electronic device 200 is not performed, the first jitter amplifier 10
- 0-1 may pass the jitter component in the input test signal without amplification.
- the test apparatus 300 in this example has both the first jitter amplifier 100-1 and the second jitter amplifier 100-2. In another example, the test apparatus 300 is It is not necessary to have either jitter amplifier 100.
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Amplifiers (AREA)
- Dc Digital Transmission (AREA)
- Tests Of Electronic Circuits (AREA)
Abstract
Description
Claims
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2008508530A JP5022359B2 (ja) | 2006-03-28 | 2007-03-26 | ジッタ増幅器、ジッタ増幅方法、電子デバイス、試験装置、及び試験方法 |
DE112007000795T DE112007000795T5 (de) | 2006-03-28 | 2007-03-26 | Jitterverstärker, Jitterverstärkungsverfahren, elektronische Vorrichtung, Prüfvorrichtung und Prüfverfahren |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/390,340 US7412341B2 (en) | 2006-03-28 | 2006-03-28 | Jitter amplifier, jitter amplification method, electronic device, testing apparatus, and testing method |
US11/390,340 | 2006-03-28 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2007114098A1 true WO2007114098A1 (ja) | 2007-10-11 |
Family
ID=38563367
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2007/056186 WO2007114098A1 (ja) | 2006-03-28 | 2007-03-26 | ジッタ増幅器、ジッタ増幅方法、電子デバイス、試験装置、及び試験方法 |
Country Status (5)
Country | Link |
---|---|
US (1) | US7412341B2 (ja) |
JP (1) | JP5022359B2 (ja) |
DE (1) | DE112007000795T5 (ja) |
TW (1) | TW200741228A (ja) |
WO (1) | WO2007114098A1 (ja) |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE102006007617A1 (de) * | 2005-02-14 | 2006-08-24 | Advantest Corp. | Jittermessvorrichtung, Jittermessverfahren, Prüfvorrichtung und Elektronische Vorrichtung |
US7394277B2 (en) | 2006-04-20 | 2008-07-01 | Advantest Corporation | Testing apparatus, testing method, jitter filtering circuit, and jitter filtering method |
US7501905B2 (en) * | 2006-12-13 | 2009-03-10 | Advantest Corporation | Oscillator circuit, PLL circuit, semiconductor chip, and test apparatus |
US7808252B2 (en) * | 2007-12-13 | 2010-10-05 | Advantest Corporation | Measurement apparatus and measurement method |
TWI412232B (zh) * | 2010-09-30 | 2013-10-11 | Analog Vision Technology Inc | 具頻率抖動的頻率產生器 |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS599484Y2 (ja) * | 1979-10-04 | 1984-03-26 | 日本ビクター株式会社 | 信号ジツタ補正回路 |
JPH0469863A (ja) * | 1990-07-09 | 1992-03-05 | Sharp Corp | 磁気記録再生装置のジッタ補正方法 |
JP2001290555A (ja) * | 2000-04-07 | 2001-10-19 | Fujitsu Ltd | Dll回路の位相調整方法およびdll回路を有する半導体集積回路 |
JP2006025131A (ja) * | 2004-07-07 | 2006-01-26 | Renesas Technology Corp | Pll回路およびdll回路 |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS599484A (ja) | 1982-07-09 | 1984-01-18 | 株式会社丸進 | 木材の乾燥方法 |
JPH0850156A (ja) * | 1994-08-05 | 1996-02-20 | Anritsu Corp | ジッタ耐力測定装置 |
JPH08248078A (ja) * | 1995-03-07 | 1996-09-27 | Anritsu Corp | ジッタ伝達特性測定装置 |
WO2000028664A2 (en) * | 1998-11-12 | 2000-05-18 | Broadcom Corporation | Fully integrated tuner architecture |
JP4002471B2 (ja) * | 2002-05-30 | 2007-10-31 | エルピーダメモリ株式会社 | 試験装置 |
JP3886941B2 (ja) * | 2003-07-10 | 2007-02-28 | アンリツ株式会社 | ジッタ耐力測定装置 |
-
2006
- 2006-03-28 US US11/390,340 patent/US7412341B2/en active Active
-
2007
- 2007-03-26 DE DE112007000795T patent/DE112007000795T5/de not_active Withdrawn
- 2007-03-26 JP JP2008508530A patent/JP5022359B2/ja not_active Expired - Fee Related
- 2007-03-26 WO PCT/JP2007/056186 patent/WO2007114098A1/ja active Application Filing
- 2007-03-28 TW TW096110724A patent/TW200741228A/zh unknown
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS599484Y2 (ja) * | 1979-10-04 | 1984-03-26 | 日本ビクター株式会社 | 信号ジツタ補正回路 |
JPH0469863A (ja) * | 1990-07-09 | 1992-03-05 | Sharp Corp | 磁気記録再生装置のジッタ補正方法 |
JP2001290555A (ja) * | 2000-04-07 | 2001-10-19 | Fujitsu Ltd | Dll回路の位相調整方法およびdll回路を有する半導体集積回路 |
JP2006025131A (ja) * | 2004-07-07 | 2006-01-26 | Renesas Technology Corp | Pll回路およびdll回路 |
Also Published As
Publication number | Publication date |
---|---|
JPWO2007114098A1 (ja) | 2009-08-13 |
US20070239388A1 (en) | 2007-10-11 |
JP5022359B2 (ja) | 2012-09-12 |
US7412341B2 (en) | 2008-08-12 |
TW200741228A (en) | 2007-11-01 |
DE112007000795T5 (de) | 2009-05-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TWI444636B (zh) | 內建抖動測試功能之時脈與資料回復電路及其方法 | |
US8331513B2 (en) | Clock data restoration device | |
JP5300174B2 (ja) | ジッタ測定装置、ジッタ測定方法、試験装置、及び電子デバイス | |
US20110102039A1 (en) | Apparatus and method for correcting duty cycle of clock signal | |
US20070230513A1 (en) | Transmitter voltage and receiver time margining | |
WO2007123055A1 (ja) | 試験装置、試験方法、ジッタフィルタ回路、及びジッタフィルタ方法 | |
US9602112B2 (en) | Clock delay detecting circuit and semiconductor apparatus using the same | |
WO2007114098A1 (ja) | ジッタ増幅器、ジッタ増幅方法、電子デバイス、試験装置、及び試験方法 | |
US8686768B2 (en) | Phase locked loop | |
US20180115442A1 (en) | Multi-stage sampler with increased gain | |
JP5241776B2 (ja) | デューティ補償回路 | |
JP4954193B2 (ja) | ジッタ測定装置、電子デバイス、及び試験装置 | |
US8643412B2 (en) | Test apparatus, transmission apparatus, receiving apparatus, test method, transmission method and receiving method | |
US9077319B2 (en) | Clock phase shift detector | |
JP5133870B2 (ja) | 電子デバイス、試験装置、及び試験方法 | |
KR102026205B1 (ko) | 반도체 장치 | |
JP2009014363A (ja) | 半導体試験装置 | |
US8154328B1 (en) | Techniques for measuring phases of periodic signals | |
US6944252B2 (en) | Phase comparator circuit | |
JPH11317731A (ja) | 受信装置 | |
WO2007105564A1 (ja) | ジッタ測定装置、電子デバイス、及び試験装置 | |
JP2003110422A (ja) | スキュー調整回路、信号発生器及びスキュー調整方法 | |
JPH01200839A (ja) | 回線モニタ回路 | |
CN106411294A (zh) | 估测抖动容忍度的时脉数据回复电路与方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 07739624 Country of ref document: EP Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2008508530 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1120070007958 Country of ref document: DE |
|
RET | De translation (de og part 6b) |
Ref document number: 112007000795 Country of ref document: DE Date of ref document: 20090507 Kind code of ref document: P |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 07739624 Country of ref document: EP Kind code of ref document: A1 |